US20140001537A1 - Self-aligned si rich nitride charge trap layer isolation for charge trap flash memory - Google Patents
Self-aligned si rich nitride charge trap layer isolation for charge trap flash memory Download PDFInfo
- Publication number
- US20140001537A1 US20140001537A1 US14/019,192 US201314019192A US2014001537A1 US 20140001537 A1 US20140001537 A1 US 20140001537A1 US 201314019192 A US201314019192 A US 201314019192A US 2014001537 A1 US2014001537 A1 US 2014001537A1
- Authority
- US
- United States
- Prior art keywords
- oxide
- nitride
- layer
- memory device
- charge trapping
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 150000004767 nitrides Chemical class 0.000 title claims abstract description 62
- 230000015654 memory Effects 0.000 title claims description 31
- 238000002955 isolation Methods 0.000 title abstract description 8
- 238000000034 method Methods 0.000 claims abstract description 66
- 230000008569 process Effects 0.000 claims abstract description 42
- 239000006117 anti-reflective coating Substances 0.000 claims abstract description 17
- 239000004065 semiconductor Substances 0.000 claims description 19
- 229910021420 polycrystalline silicon Inorganic materials 0.000 claims description 17
- 229920005591 polysilicon Polymers 0.000 claims description 17
- 229910052710 silicon Inorganic materials 0.000 claims description 16
- 239000010703 silicon Substances 0.000 claims description 16
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 15
- 239000000758 substrate Substances 0.000 claims description 13
- 239000000463 material Substances 0.000 claims description 12
- 238000004140 cleaning Methods 0.000 claims description 8
- 230000015572 biosynthetic process Effects 0.000 claims description 5
- 238000004891 communication Methods 0.000 claims description 2
- 238000005530 etching Methods 0.000 abstract description 13
- 230000010354 integration Effects 0.000 abstract description 8
- 238000012856 packing Methods 0.000 abstract description 2
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 26
- 238000000151 deposition Methods 0.000 description 15
- 230000008021 deposition Effects 0.000 description 14
- 239000000377 silicon dioxide Substances 0.000 description 10
- 238000004519 manufacturing process Methods 0.000 description 8
- 229910052581 Si3N4 Inorganic materials 0.000 description 6
- 229910052681 coesite Inorganic materials 0.000 description 6
- 229910052906 cristobalite Inorganic materials 0.000 description 6
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 6
- 229910052814 silicon oxide Inorganic materials 0.000 description 6
- 229910052682 stishovite Inorganic materials 0.000 description 6
- 229910052905 tridymite Inorganic materials 0.000 description 6
- 238000005498 polishing Methods 0.000 description 5
- 230000000873 masking effect Effects 0.000 description 4
- 235000012239 silicon dioxide Nutrition 0.000 description 4
- 238000013459 approach Methods 0.000 description 3
- 230000004888 barrier function Effects 0.000 description 3
- 238000007796 conventional method Methods 0.000 description 3
- 238000010586 diagram Methods 0.000 description 3
- 230000009977 dual effect Effects 0.000 description 3
- 230000002093 peripheral effect Effects 0.000 description 3
- VEALVRVVWBQVSL-UHFFFAOYSA-N strontium titanate Chemical compound [Sr+2].[O-][Ti]([O-])=O VEALVRVVWBQVSL-UHFFFAOYSA-N 0.000 description 3
- 229910002370 SrTiO3 Inorganic materials 0.000 description 2
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 2
- 239000011248 coating agent Substances 0.000 description 2
- 238000000576 coating method Methods 0.000 description 2
- 230000000295 complement effect Effects 0.000 description 2
- 239000004020 conductor Substances 0.000 description 2
- 239000012212 insulator Substances 0.000 description 2
- 229910052760 oxygen Inorganic materials 0.000 description 2
- 239000001301 oxygen Substances 0.000 description 2
- BPUBBGLMJRNUCC-UHFFFAOYSA-N oxygen(2-);tantalum(5+) Chemical compound [O-2].[O-2].[O-2].[O-2].[O-2].[Ta+5].[Ta+5] BPUBBGLMJRNUCC-UHFFFAOYSA-N 0.000 description 2
- 238000012545 processing Methods 0.000 description 2
- 238000003860 storage Methods 0.000 description 2
- IATRAKWUXMZMIY-UHFFFAOYSA-N strontium oxide Chemical class [O-2].[Sr+2] IATRAKWUXMZMIY-UHFFFAOYSA-N 0.000 description 2
- 239000000126 substance Substances 0.000 description 2
- 229910001936 tantalum oxide Inorganic materials 0.000 description 2
- PBCFLUZVCVVTBY-UHFFFAOYSA-N tantalum pentoxide Inorganic materials O=[Ta](=O)O[Ta](=O)=O PBCFLUZVCVVTBY-UHFFFAOYSA-N 0.000 description 2
- 230000000007 visual effect Effects 0.000 description 2
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 1
- BOTDANWDWHJENH-UHFFFAOYSA-N Tetraethyl orthosilicate Chemical compound CCO[Si](OCC)(OCC)OCC BOTDANWDWHJENH-UHFFFAOYSA-N 0.000 description 1
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 1
- 230000009471 action Effects 0.000 description 1
- 229910052454 barium strontium titanate Inorganic materials 0.000 description 1
- 230000000903 blocking effect Effects 0.000 description 1
- 230000015556 catabolic process Effects 0.000 description 1
- 239000002131 composite material Substances 0.000 description 1
- 238000011109 contamination Methods 0.000 description 1
- 238000013500 data storage Methods 0.000 description 1
- 238000006731 degradation reaction Methods 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 238000001312 dry etching Methods 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- 229910052732 germanium Inorganic materials 0.000 description 1
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 229910000449 hafnium oxide Inorganic materials 0.000 description 1
- 230000003116 impacting effect Effects 0.000 description 1
- 238000001465 metallisation Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 230000006855 networking Effects 0.000 description 1
- 230000003647 oxidation Effects 0.000 description 1
- 238000007254 oxidation reaction Methods 0.000 description 1
- 238000000059 patterning Methods 0.000 description 1
- 238000004544 sputter deposition Methods 0.000 description 1
- 230000005641 tunneling Effects 0.000 description 1
- 238000001039 wet etching Methods 0.000 description 1
- 238000009279 wet oxidation reaction Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/792—Field effect transistors with field effect produced by an insulated gate with charge trapping gate insulator, e.g. MNOS-memory transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/76224—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/401—Multistep manufacturing processes
- H01L29/4011—Multistep manufacturing processes for data storage electrodes
- H01L29/40117—Multistep manufacturing processes for data storage electrodes the electrodes comprising a charge-trapping insulator
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B43/00—EEPROM devices comprising charge-trapping gate insulators
- H10B43/30—EEPROM devices comprising charge-trapping gate insulators characterised by the memory core region
Definitions
- the present invention relates, in general, to semiconductor memory devices.
- Non-volatile memory devices retain their data only when they are powered on; whereas, non-volatile memory chips can retain the data even if no external power is being supplied to the memory device.
- flash memory One popular form of non-volatile memory device is flash memory. Flash memory is versatile because it can be erased and programmed multiple times. Furthermore, flash memory is relatively inexpensive compared to other types of non-volatile memory devices. Consequently, flash memory is ideal for applications that demand significant amounts of non-volatile, solid-state storage. Examples of applications employing flash memory include USB flash drives, digital audio players, digital cameras and camcorders, mobile phones, automotive control systems, gaming consoles, etc.
- Flash memory is typically made up of an array of floating gate transistors, commonly referred to as memory “cells.” One or more bits of data are stored as charge by each memory cell.
- dual bit memory devices use a silicon-oxide-nitride-oxide-silicon (SONOS) type architecture in which a lower layer of silicon oxide is formed over a semiconductor substrate that is typically silicon. A layer of silicon nitride is formed on the lower layer of silicon oxide, an upper layer of silicon oxide is formed on the layer of silicon nitride and a layer of an electrically conductive material is formed on the upper layer of silicon oxide.
- SONOS silicon-oxide-nitride-oxide-silicon
- the combination of the lower silicon oxide layer, the silicon nitride layer, and the upper silicon oxide layer are capable of trapping charge and are commonly referred to as a charge trapping dielectric structure or layer.
- the charge trapping structure is defined as a stack of ONO.
- the memory device is referred to as a dual bit memory device. Bit lines are typically formed in the portion of the semiconductor substrate that is below the charge trapping structure and word lines may be formed from the layer of electrically conductive material that is disposed on the charge trapping structure.
- two bits are stored per cell by biasing the bit line, the word line, the source, and the drain of the memory cell such that a bit and a complementary bit are stored. This arrangement enables flash memory cells to be manufactured efficiently and economically.
- FIG. 1 shows a conventional memory cell.
- the tunnel oxide, the charge-trapping layer, and top charge block oxide 101 e.g., oxide-nitride-oxide ONO layer
- one or more polysilicon layers 102 are formed before the shallow trench isolation (STI 103 ) definition.
- the nitride layer can be comprised of nitride, silicon rich nitride, a combination of nitride on top of silicon rich nitride or multiple layers with different percentages of silicon content.
- another polysilicon layer can be deposited on the previous polysilicon layer. Subsequently, the word line is defined.
- a method for fabricating a memory device with a self-aligned charge trapping layer and an active region with rounded corners is disclosed.
- An STI process is performed before any of the charge-trapping and top-level layers are formed.
- the sharp corners of the active regions are exposed. Because these sharp corners are exposed at this time, they are available to be rounded through any number of known rounding techniques. Rounding the corners improves the performance characteristics of the memory device.
- the charge-trapping structure and other layers are formed through a self-aligned process.
- a sacrificial top oxide, polish, recess, nitride etch, sacrificial top oxide etch, and top oxide process flow makes the charge trapping layer self-aligned.
- a bottom oxide layer, nitride layer, and sacrificial top oxide layer are formed.
- the sacrificial top oxide layer is a thin conformal layer of 20-100 angstroms.
- This organic bottom antireflective coating is planarized. Now the organic bottom antireflective coating, top oxide layer, and nitride layer are etched, without etching the top oxide layer and nitride layer over the active regions. In this way, the top oxide and nitride layer are only etched over the trenches.
- the charge trapping layer in a cross-sectional view has a U-shaped appearance. U-shaped trap layer edges allow for increased packing density and integration while maintaining isolation between trap layers.
- FIG. 1 shows a conventional memory cell.
- FIG. 2 shows the process flow for fabricating the memory device according to one embodiment of the present invention.
- FIG. 3 shows the continued process flow for fabricating the memory device according to one embodiment of the present invention.
- FIG. 4 shows the patterning after the STI process is performed.
- FIG. 5 shows a cross-sectional side view of one embodiment of the memory device after STI fill.
- FIG. 6 shows a cross-sectional view of one embodiment of the memory device after the nitride strip, sacrificial oxide and bottom oxide pre-cleaning.
- FIG. 7 shows a cross-sectional view of the memory device as it exists after the sacrificial top oxide deposition.
- FIG. 8 shows a cross-sectional view of an embodiment of the memory device using a CMP or etch back technique whereby the top oxide layers are polished back or etched back to the boundary of the SiRN layer.
- FIG. 9 shows the cross-sectional view of an embodiment of the memory device after sacrificial top oxide recess.
- FIG. 10 shows the cross-sectional view of the memory device after performing the HDP recess and sacrificial top oxide removal.
- FIG. 11 shows the cross-sectional view of the self-aligned memory device with rounded corners according to one embodiment of the present invention.
- FIG. 12 is a flow diagram showing the process for two periphery integration schemes.
- FIG. 13 shows a system according to embodiments of the present invention.
- FIG. 14 shows the cross-sectional view of the memory device after the bottom oxide layer deposition, nitride layer deposition, and sacrificial top oxide layer deposition according to an embodiment of the present invention.
- FIG. 15 shows the cross-sectional view of the memory device after the organic bottom antireflective coating deposition and planarization according to an embodiment of the present invention.
- FIG. 16 shows the cross-sectional view of the memory device after performing the organic bottom antireflective coating etch, the sacrificial top oxide layer etch, and the nitride layer etch according to an embodiment of the present invention.
- FIG. 17 shows the cross-sectional view of the self-aligned memory device with a substantially U-shaped trapping layer over an active region with rounded corners according to an embodiment of the present invention.
- the present invention provides a method for manufacturing a self-aligned memory device with generally rounded polysilicon and STI corners.
- Semiconductor non-volatile memory devices such as NOR-type and NAND-type flash memories, can be constructed using oxide/nitride/oxide (ONO) configurations.
- the nitride layer e.g., silicon nitride, silicon rich nitride, or multiple layers with different percentages of Si content
- FIGS. 2 and 3 show the process flows for fabricating the memory device according to one embodiment of the present invention.
- a barrier oxide layer is formed on a silicon substrate, step 201 .
- the barrier oxide can be grown or deposited over the substrate.
- a nitride layer is then formed in step 202 .
- a core source/drain mask is patterned in step 203 .
- the core STI etch then follows, step 204 .
- FIG. 4 shows the STI profile after the STI etch is performed.
- the STI process defines a number of active regions 401 separated by trenches 402 over a common substrate 403 .
- the oxide 404 and nitride 403 from steps 201 and 202 reside on active regions 401 .
- Active regions 401 are regions where the transistor action occurs.
- Substrate 403 can be fabricated from silicon, silicon based composites, or other known semiconductor materials including, but not limited to polysilicon, germanium, silicon germanium, Semiconductor-On-Insulator (SOI) material, etc. It should be noted that the conductivity type of substrate 403 is not a limitation of the present invention. In accordance with one embodiment, the conductivity type is chosen to form an N-channel insulated gate field effect transistor. However, the conductivity type can be selected to form a P-channel insulated gate semiconductor device or a complementary insulated gate semiconductor device (e.g., CMOS).
- CMOS complementary insulated gate semiconductor device
- a peripheral source/drain masking (SDM) step 205 is performed.
- the peripheral STI etching step 206 follows.
- the peripheral SDM and STI etch can be combined with core SDM and STI etch, respectively.
- one or more liner oxide layers are formed with or without wet etch of existing oxide before each liner oxide to round up the STI corners, and in step 208 , an STI fill is performed. It is the combination of one or more liner oxide and/or cleaning processes which causes the corners of the STI to become rounded. It should be noted that other known processes for rounding the corners can be employed at this time.
- the STI trench was cut after substantially all the layers (including the charge-trapping layers) were formed.
- FIG. 5 shows a cross-sectional side view of one embodiment of the memory device after STI fill step 208 .
- the filling 500 can be an insulator material, such as an oxide formed by a high density plasma process.
- This trench fill material 500 is polished back in step 209 .
- the nitride is stripped in step 210 .
- One or more sacrificial oxide layers with or without wet etch of existing oxide before each sacrificial oxide are performed in step 211 .
- the sacrificial oxide can also be skipped.
- the sacrificial oxide or the barrier oxide in case that sacrificial oxide is skipped, is then removed by a bottom oxide pre-clean step 217 .
- the oxide removal can be done in a variety of ways. It can be accomplished, for example, by means of wet or dry etch, sputtering, plasma techniques, or by other means.
- FIG. 6 shows a cross-sectional view of one embodiment of the memory device after the nitride strip, sacrificial oxide and bottom oxide pre-cleaning. It should be noted that the corners 601 and 602 are now rounded.
- a charge trapping structure is fabricated.
- this entails growing a bottom oxide layer, as indicated by step 213 .
- a silicon-rich nitride (SiRN) or multiple layers of nitride with different percentages of Si content are deposited on top of the bottom oxide layer in step 214 .
- a sacrificial top oxide process is then performed over the SiRN layer in step 215 .
- FIG. 7 shows a cross-sectional view of the memory device as it exists after the sacrificial top oxide deposition/process of step 215 .
- the silicon-rich nitride (SiRN) is depicted as layer 701 .
- the sacrificial top oxide is 702 .
- the sacrificial top oxide will be completely etched off in step 219 .
- the top oxide will be formed in step 1204 or 1215 described below in reference to FIG. 12 .
- any charge trapping structure including but not limited to ONO, can be utilized within the scope of the present invention.
- Other charge trapping structures can include three or more dielectric layers disposed on the active regions.
- the top and bottom dielectric layers may be silicon dioxide layers that are oxygen-rich silicon dioxide layers; one or both of which may be thermally grown or deposited oxide layers.
- one or both of the bottom and top dielectric layers may be silicon dioxide layers that are nitrided oxide layers.
- the middle dielectric layer may be a silicon-rich silicon nitride layer or a combination of multiple layers with different percentages of Si content.
- the charge trapping structure is not limited to being a three layer structure or a structure limited to silicon dioxide and silicon nitride.
- the charge trapping structure may be any dielectric layer or layers capable of trapping charge or that facilitate charge trapping.
- suitable materials include an oxide/nitride bilayer dielectric, a nitride/oxide bilayer dielectric, an oxide/tantalum oxide bilayer dielectric (SiO 2 /Ta 2 O 5 ), an oxide/tantalum oxide/oxide trilayer dielectric (SiO 2 /Ta 2 O 5 /SiO 2 ), an oxide/strontium titanate bilayer dielectric (SiO 2 /SrTiO 3 ), an oxide/barium strontium titanate bilayer dielectric (SiO 2 /BaSrTiO 2 ), an oxide/strontium titanate/oxide trilayer dielectric, an oxide/strontium titanate/oxide trilayer dielectric (SiO 2 /SrTiO
- the sacrificial top oxide is polished back by CMP or etched back by plasma dry etch.
- CMP chemical mechanical planarization
- Other suitable planarization techniques include electropolishing, electrochemical polishing, chemical polishing, and chemically enhanced planarization.
- FIG. 8 shows a cross-sectional view of an embodiment of the memory device using a CMP technique whereby the sacrificial top oxide layers are polished back to the boundary 801 of the SiRN layer.
- the SiRN layer is approximately 60 to 130 angstroms thick as deposit and final thickness can be approximately 30 to 100 angstroms thick.
- a sacrificial top oxide recess is performed in step 217 .
- the recess can be performed by either a wet or dry etching process.
- FIG. 9 shows the cross-sectional view of an embodiment of the memory device after recess. As shown, the oxide 901 is now recessed below the tops 902 of the SiRN layer over the active regions. Next, the SiRN is wet or dry etched, step 218 . This is done to separate the SiRN layers for each memory cell. In other words, the top portions of the SiRN layers are etched off so that each active region has its own separate SiRN layer. A sacrificial top oxide removal is performed in step 219 . The cross-sectional view of the memory device after performing the sacrificial top oxide removal is shown in FIG.
- the SiRN portion 1001 is segmented over the active region 1002 . Furthermore, the combination of the sacrificial top oxide, polish and wet etch of the nitride makes the new integration scheme self-aligned according to this embodiment of the present invention. It should be noted that TEOS is one of the films that can be used for the sacrificial top oxide.
- a thick (200-400 A) and a thin (20-100 A) gate oxide are needed for periphery transistors of NAND or NOR flash memory.
- Two approaches for periphery transistor gate oxide are shown in FIG. 12 and described later below.
- an ONO mask opens the periphery area. Dry or wet or a combination of dry and wet etch removes ONO layers in the periphery. A dry thick gate oxide is grown first. Gate oxide mask opens thin gate oxide area and a wet or dry etch removes the thick oxide and then a thin gate oxide is grown.
- the other approach is for wet periphery thick oxide. Since during the wet oxidation oxygen diffuses through oxide in core STI area and encroaches core S/D, a thin (20-30 A) SiRN or nitride is deposited first to block the steam oxide. An ONO mask opens the periphery area. Dry or wet or a combination of dry and wet etch removes ONO layers in the periphery. A thick steam gate oxide grows first and is followed by SPA top oxide. This SPA top oxide adds the thickness to the steam oxide and also consumes all the thin SiRN or nitride on core STI. Gate oxide mask opens thin gate oxide area and a wet or dry etch removes the thick oxide and then a thin gate oxide is grown.
- FIG. 11 shows the cross-sectional view of the self-aligned memory device with rounded corners according to one embodiment of the present invention.
- Each active region 1101 - 1103 is separated on each side by trenches 1104 - 1107 .
- the trenches are formed through an STI process as described above. Right after the STI process, the corners of these active regions 1101 - 1103 are sharp due to the way the trenches are vertically cut.
- the corners are rounded. It is advantageous to round the corners at this time because they are exposed.
- the rounding process can be done in may different ways, such as by means of known cleaning/polishing and/or sacrificial oxide placement/removal.
- the corners 1108 - 1114 are rounded before any additional layers are formed. After the corners have sufficiently been rounded, any number or combination of layers can be deposited or grown over the active region. For example, a tunnel oxide layer (optional), ONO (ONO stands for tunnel oxide-nitride-top oxide) stacks 1115 - 1117 , polysilicon layer(s) 1118 , etc. can be formed after the rounding process.
- a tunnel oxide layer optional
- ONO stands for tunnel oxide-nitride-top oxide
- polysilicon layer(s) 1118 etc.
- steps 213 - 219 shown in the flow diagram of FIG. 2 is of particular relevance because these steps depict the process of forming self-aligned ONO stacks.
- the steps start with a bottom oxide. This is followed by depositing the SiRN. A sacrificial top oxide deposition is performed. The sacrificial top oxide is polished or etched back. A sacrificial oxide recess is performed, and a SiRN wet or dry etch is performed. This results in a self-aligned process which greatly improves scalability.
- FIG. 12 is a flow diagram showing the process for two periphery integration schemes.
- a sacrificial oxide removal step 1201 is performed.
- step 1202 is the same step as step 219 of FIG. 3 .
- a first periphery integration scheme 1202 includes process steps 1204 - 1210 .
- an SPA or high temperature oxidation (HTO) is used to form a top oxide.
- An ONO masking is performed in step 1205 .
- the ONO is etched in step 1206 .
- a periphery thick gate oxide is fabricated in step 1207 .
- the gate oxide is masked in step 1208 .
- the gate oxide is then etched in step 1209 .
- a periphery thin gate oxide is fabricated in step 1210 .
- a second periphery integration scheme 1203 includes process steps 1211 - 1218 .
- step 1211 a thin SiRN or Nitride layer is deposited.
- An ONO masking step 1212 is then performed.
- the ONO is then etched in step 1213 .
- a periphery thick gate oxide layer is fabricated in step 1214 .
- An SPA top oxide is fabricated in step 1215 .
- the gate oxide is then masked in step 1216 .
- the gate oxide is etched in step 1217 .
- a periphery thin gate oxide is fabricated in step 1218 .
- a polysilicon layer is deposited in step 1219 .
- FIG. 13 shows a system according to embodiments of the present invention.
- the system 1300 can be a portable multimedia device, media player, communications device, networking devices, computing device, consumer electronic device, mobile computing device, image capture device, audio/visual device, gaming console, etc.
- System 1300 includes a process 1302 that pertains to a microprocessor or controller for controlling the overall processing of data in system 1300 .
- Digital data is stored in a file system 1304 and a cache memory 1306 .
- the file system 1304 typically provides high capacity storage capability for system 1300 .
- File system 1304 can include a non-volatile flash memory 1330 . Flash memory 1330 has rounded STI corners and is manufactured as described above.
- the system 1300 also includes volatile random access memory (RAM) 1320 and non-volatile read-only memory (ROM) 1322 for storing digital data.
- System 1300 also includes a user input device 1308 , such as a button, keypad, dial, scroll wheel, touch sensitive pad, etc.
- a display 1310 is used to display visual information to the user.
- a data bus 1324 transfers data between the various components via a bus interface 1318 .
- a compression-decompression (CODEC) chip can be used to facilitate data storage and transfers.
- a speaker 1314 is used to play back songs, voice messages, and other audio streams.
- this embodiment discloses a method for manufacturing a self-aligned memory device with a substantially U-shaped charge trapping structure over an active region with rounded trench corners.
- FIGS. 14-17 illustrate a not-to-scale cross-section of a memory device undergoing the process steps according to an embodiment of the present invention. Further, aspects of the memory device of FIGS. 14-17 may be exaggerated for clarity.
- the present invention mitigates the disadvantageous attributes corresponding to the sharp trench corners as well as the flatter charge trapping portions resulting from conventional fabrication techniques.
- the present invention has greater scalability due to the fact that it is self-aligned with U-shaped charge trapping portions, allowing the structures to be placed closer together.
- FIGS. 1-6 the process steps as disclosed in FIGS. 1-6 are carried out up to and including the deposition of the nitride layer over the bottom oxide layer of step 214 in FIG. 3 for the charge trapping layer.
- the nitride layer of the charge trapping layer may be silicon-rich nitride (SiRN) or multiple layers of nitride with different percentages of Si content.
- FIG. 14 illustrates the bottom oxide layer 1402 underlying the nitride layer 1404 as well as a sacrificial top oxide layer 1406 deposited over the nitride layer 1402 .
- This sacrificial top oxide layer 1406 is a conformal coating of oxide only 20-100 angstroms ( ⁇ ) thick, rather than the thicker oxide deposition 702 , as illustrated in FIG. 7 .
- the sacrificial top oxide layer 1406 , nitride layer 1404 , and bottom oxide layer 1402 make up the layer 1408 overlying each active region 1410 and each isolation region 1412 .
- the active regions are separated on each side by trenches or isolation regions 1412 .
- the trenches 1412 are formed through the shallow trench isolation (STI) process described above.
- the trenches may also be STI field oxide (FOX) structures.
- FIG. 15 illustrates the next step in the process.
- An organic bottom antireflective coating (oBARC) 1510 is spun-on over the sacrificial top oxide layer 1406 .
- the oBARC overlay 1510 is then planarized.
- the planarized oBARC 1510 is of a depth sufficient to fill gaps 1512 between the trench structures 1410 as well as thinly covering the trench structures 1410 themselves.
- the planarized oBARC 1510 in the gap 1512 is 400-500 angstroms ( ⁇ ) thick.
- any suitable planarization coating material may be used.
- another material such as a spin-on glass may be used instead.
- FIG. 16 illustrates the results of an etching step in the process.
- the etching step isolates the charge trapping layer 1408 into charge trapping portions 1602 over the active regions 1410 .
- the oBARC layer 1510 , top oxide layer 1406 , and nitride layer 1404 are etched above the trenches without etching the nitride layer 1404 and top oxide layer 1406 above the active regions 1410 .
- a small quantity of oBARC material 1604 remains in the gaps 1512 above each charge trapping portion 1602 .
- a photo mask may be used before the etching step, if blocking etching is needed in some areas, e.g. periphery areas.
- the remaining oBARC material 1604 is now removed.
- the remaining oBARC material 1602 may be removed through any available method for removing antireflective coatings, such as the organic bottom antireflective coating used in this embodiment.
- the sacrificial top oxide 1406 is removed by a wet etch and the surface is cleaned to prevent any contamination or damage of the oBARC and etch. Note that the sacrificial top oxide 1406 may be removed as in step 1202 and step 219 of FIG. 12 and FIG. 3 above, respectively.
- a top oxide 1702 is formed and a further layer of polysilicon 1704 is deposited.
- FIG. 17 shows the cross-sectional view of the self-aligned memory device with substantially U-shaped charge trapping portions 1602 overlying active regions 1410 with rounded STI corners.
- Substantially U-shaped charge trapping portions 1602 are defined as U-shaped as seen from a cross-sectional view of the semiconductor device.
- substantially U-shaped is defined as a shape approaching an actual U-shape with vertical ends. While not necessarily reaching true vertical orientation, a substantially U-shape refers to those shapes with edges or ends that steeply sloop upwards approaching or reaching an orthogonal relationship to the substrate below, as illustrated in the charge trapping portions 1602 of FIGS. 16 and 17 . While other embodiments may include charge trapping portions with edges that slope upwards with shallower slopes, a steeper slope as defined by “substantially U-shaped” is the preferred embodiment.
- This method benefits from using a conformal sacrificial top oxide layer 1406 rather than the top oxide layer 702 deposited in FIG. 7 .
- the U-shaped charge trapping portions 1602 as viewed in the cross-section of a semiconductor device, allow the charge trapping portions 1602 to be moved closer together while maintaining isolation between the charge trapping portions 1602 .
- the U-shape of the charge trapping portions 1602 provides a steeper upward slope on the edges of the charge trapping portions 1602 , rather than shallow sloping edges of other embodiments. Tighter dimensions and smaller devices make polishing a thicker sacrificial oxide layer difficult and risks damaging the nitride layer over the active regions. As the semiconductor structures are scaled smaller, the working margins are lost and a thick sacrificial oxide layer with polishing may be replaced in favor of a thin top oxide layer with oBARC and etching in accordance with embodiments of the present invention.
- a non-volatile, self-aligned semiconductor memory device having a substantially U-shaped charge trapping portion over a rounded active region and a method for manufacturing the device.
- the STI process is performed before the ONO and polysilicon deposition steps. This enables the STI corners to be rounded after the STI process but before the ONO and polysilicon deposition steps. This is in contrast to the conventional method of forming ONO and polysilicon before the STI definition.
- the conventional method after the STI formation, another polysilicon layer is deposited on the previous polysilicon layer and then the word line is defined. This conventional method results in sharp polysilicon and STI corners which degrades device performance and reliability.
- the present invention mitigates the disadvantageous attributes corresponding to the sharp corners as well as flatter charge trapping portions resulting from conventional fabrication techniques. Moreover, the present invention has greater scalability due to the fact that it is self-aligned with U-shaped charge trapping portions.
- the process using a conformal sacrificial top oxide, oBARC layer with etching provides a U-shaped charge trapping layer over an active region with rounded corners as opposed to the shallower, wider portions seen in embodiments using the thick sacrificial top oxide layer, polish, and wet etch of the nitride, which may or may not have rounded active region corners.
- source and drain regions are formed in active regions of the substrate and that additional processing is performed to form a metallization system including contact structures.
- the non-volatile flash memory 1330 of FIG. 13 may include a charge trapping portion or structure 1602 with substantially U-shaped edges.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- Non-Volatile Memory (AREA)
- Semiconductor Memories (AREA)
Abstract
Description
- This application is a Continuation-in-Part of U.S. patent application Ser. No. 11/639,667, filed Nov. 7, 2006, entitled “SELF-ALIGNED STI WITH SINGLE POLY FOR MANUFACTURING A FLASH MEMORY DEVICE.”
- The present invention relates, in general, to semiconductor memory devices.
- Data is digitally stored in semiconductor memory devices. These semiconductor memory devices fall into one of two categories. Volatile memory devices retain their data only when they are powered on; whereas, non-volatile memory chips can retain the data even if no external power is being supplied to the memory device. One popular form of non-volatile memory device is flash memory. Flash memory is versatile because it can be erased and programmed multiple times. Furthermore, flash memory is relatively inexpensive compared to other types of non-volatile memory devices. Consequently, flash memory is ideal for applications that demand significant amounts of non-volatile, solid-state storage. Examples of applications employing flash memory include USB flash drives, digital audio players, digital cameras and camcorders, mobile phones, automotive control systems, gaming consoles, etc.
- Flash memory is typically made up of an array of floating gate transistors, commonly referred to as memory “cells.” One or more bits of data are stored as charge by each memory cell. For example, dual bit memory devices use a silicon-oxide-nitride-oxide-silicon (SONOS) type architecture in which a lower layer of silicon oxide is formed over a semiconductor substrate that is typically silicon. A layer of silicon nitride is formed on the lower layer of silicon oxide, an upper layer of silicon oxide is formed on the layer of silicon nitride and a layer of an electrically conductive material is formed on the upper layer of silicon oxide. The combination of the lower silicon oxide layer, the silicon nitride layer, and the upper silicon oxide layer are capable of trapping charge and are commonly referred to as a charge trapping dielectric structure or layer. It should be noted that the charge trapping structure is defined as a stack of ONO. When more than one bit of information is stored in the charge trapping structure, the memory device is referred to as a dual bit memory device. Bit lines are typically formed in the portion of the semiconductor substrate that is below the charge trapping structure and word lines may be formed from the layer of electrically conductive material that is disposed on the charge trapping structure. In a dual bit memory device, two bits are stored per cell by biasing the bit line, the word line, the source, and the drain of the memory cell such that a bit and a complementary bit are stored. This arrangement enables flash memory cells to be manufactured efficiently and economically.
-
FIG. 1 shows a conventional memory cell. In a conventional flash memory fabrication process, the tunnel oxide, the charge-trapping layer, and top charge block oxide 101 (e.g., oxide-nitride-oxide ONO layer) and one ormore polysilicon layers 102 are formed before the shallow trench isolation (STI 103) definition. It should be noted that the nitride layer can be comprised of nitride, silicon rich nitride, a combination of nitride on top of silicon rich nitride or multiple layers with different percentages of silicon content. After theSTI 103 formation, another polysilicon layer can be deposited on the previous polysilicon layer. Subsequently, the word line is defined. Unfortunately, this conventional approach produces sharp corners 104-105 because the nature of the STI process produces near vertical sides. These sharp corners directly contribute to device degradation in performance and reliability. Simply going back and rounding off the sharp corners cannot solve these associated problems due to the increase in oxide encroachment which detrimentally impacts the erase and programming of the memory cell. Furthermore, rounding off the sharp corners would reduce the core cell current by a smaller effective channel width, which is highly undesirable. - Furthermore, various semiconductor fabrication processes use masks to help align the memory cells. Aligning the cells produces a more organized and compact design. Although masking techniques properly align the cells, scaling becomes an issue. It becomes harder to place the cells closer together. It is important to place the cells as close together without impacting their functionality because denser cells can hold more data for a given semiconductor area. In other words, tighter tolerances allow for greater memory capacity at reduced cost.
- A method for fabricating a memory device with a self-aligned charge trapping layer and an active region with rounded corners is disclosed. An STI process is performed before any of the charge-trapping and top-level layers are formed. Immediately after the STI process, the sharp corners of the active regions are exposed. Because these sharp corners are exposed at this time, they are available to be rounded through any number of known rounding techniques. Rounding the corners improves the performance characteristics of the memory device. Subsequent to the rounding process, the charge-trapping structure and other layers are formed through a self-aligned process. In one embodiment, a sacrificial top oxide, polish, recess, nitride etch, sacrificial top oxide etch, and top oxide process flow makes the charge trapping layer self-aligned.
- In an additional embodiment, subsequent to the rounding process, when the charge trapping layer is formed a bottom oxide layer, nitride layer, and sacrificial top oxide layer are formed. The sacrificial top oxide layer is a thin conformal layer of 20-100 angstroms. This is followed by an organic bottom antireflective coating applied to the charge trapping layer. This organic bottom antireflective coating is planarized. Now the organic bottom antireflective coating, top oxide layer, and nitride layer are etched, without etching the top oxide layer and nitride layer over the active regions. In this way, the top oxide and nitride layer are only etched over the trenches. After the etching, the charge trapping layer in a cross-sectional view, has a U-shaped appearance. U-shaped trap layer edges allow for increased packing density and integration while maintaining isolation between trap layers.
- The present invention will be better understood from a reading of the following detailed description, taken in conjunction with the accompanying drawing figures in which like reference characters designate like elements and in which:
-
FIG. 1 shows a conventional memory cell. -
FIG. 2 shows the process flow for fabricating the memory device according to one embodiment of the present invention. -
FIG. 3 shows the continued process flow for fabricating the memory device according to one embodiment of the present invention. -
FIG. 4 shows the patterning after the STI process is performed. -
FIG. 5 shows a cross-sectional side view of one embodiment of the memory device after STI fill. -
FIG. 6 shows a cross-sectional view of one embodiment of the memory device after the nitride strip, sacrificial oxide and bottom oxide pre-cleaning. -
FIG. 7 shows a cross-sectional view of the memory device as it exists after the sacrificial top oxide deposition. -
FIG. 8 shows a cross-sectional view of an embodiment of the memory device using a CMP or etch back technique whereby the top oxide layers are polished back or etched back to the boundary of the SiRN layer. -
FIG. 9 shows the cross-sectional view of an embodiment of the memory device after sacrificial top oxide recess. -
FIG. 10 shows the cross-sectional view of the memory device after performing the HDP recess and sacrificial top oxide removal. -
FIG. 11 shows the cross-sectional view of the self-aligned memory device with rounded corners according to one embodiment of the present invention. -
FIG. 12 is a flow diagram showing the process for two periphery integration schemes. -
FIG. 13 shows a system according to embodiments of the present invention. -
FIG. 14 shows the cross-sectional view of the memory device after the bottom oxide layer deposition, nitride layer deposition, and sacrificial top oxide layer deposition according to an embodiment of the present invention. -
FIG. 15 shows the cross-sectional view of the memory device after the organic bottom antireflective coating deposition and planarization according to an embodiment of the present invention. -
FIG. 16 shows the cross-sectional view of the memory device after performing the organic bottom antireflective coating etch, the sacrificial top oxide layer etch, and the nitride layer etch according to an embodiment of the present invention. -
FIG. 17 shows the cross-sectional view of the self-aligned memory device with a substantially U-shaped trapping layer over an active region with rounded corners according to an embodiment of the present invention. - The following embodiments are described in sufficient detail to enable those skilled in the art to make and use the invention, and it is to be understood that other embodiments would be evident based on the present disclosure and that process or mechanical changes may be made without departing from the scope of the present invention.
- In the following description, numerous specific details are given to provide a thorough understanding of the invention. However, it will be apparent that the invention may be practiced without these specific details. In order to avoid obscuring the present invention, some well-known system configurations and process steps are not disclosed in detail. Likewise, the drawings showing embodiments of the invention are semi-diagrammatic and not drawn to scale, and particularly, some of the dimensions are for the clarity of presentation and are shown exaggerated in the Figures.
- Generally, the present invention provides a method for manufacturing a self-aligned memory device with generally rounded polysilicon and STI corners. Semiconductor non-volatile memory devices, such as NOR-type and NAND-type flash memories, can be constructed using oxide/nitride/oxide (ONO) configurations. The nitride layer (e.g., silicon nitride, silicon rich nitride, or multiple layers with different percentages of Si content) closest to the semiconductor substrate in an ONO configuration acts as the charge trapping layer and is typically programmed and erased by the tunneling of electrons into and out of this layer.
FIGS. 2 and 3 show the process flows for fabricating the memory device according to one embodiment of the present invention. Initially, a barrier oxide layer is formed on a silicon substrate,step 201. The barrier oxide can be grown or deposited over the substrate. A nitride layer is then formed instep 202. Instep 203, a core source/drain mask is patterned. The core STI etch then follows,step 204.FIG. 4 shows the STI profile after the STI etch is performed. The STI process defines a number of active regions 401 separated by trenches 402 over acommon substrate 403. The oxide 404 andnitride 403 fromsteps Substrate 403 can be fabricated from silicon, silicon based composites, or other known semiconductor materials including, but not limited to polysilicon, germanium, silicon germanium, Semiconductor-On-Insulator (SOI) material, etc. It should be noted that the conductivity type ofsubstrate 403 is not a limitation of the present invention. In accordance with one embodiment, the conductivity type is chosen to form an N-channel insulated gate field effect transistor. However, the conductivity type can be selected to form a P-channel insulated gate semiconductor device or a complementary insulated gate semiconductor device (e.g., CMOS). - Next, a peripheral source/drain masking (SDM)
step 205 is performed. The peripheralSTI etching step 206 follows. The peripheral SDM and STI etch can be combined with core SDM and STI etch, respectively. Instep 207, one or more liner oxide layers are formed with or without wet etch of existing oxide before each liner oxide to round up the STI corners, and instep 208, an STI fill is performed. It is the combination of one or more liner oxide and/or cleaning processes which causes the corners of the STI to become rounded. It should be noted that other known processes for rounding the corners can be employed at this time. In the prior art, the STI trench was cut after substantially all the layers (including the charge-trapping layers) were formed. This resulted in a near-vertical planar cut which resulted in sharp STI corners. In contrast, one embodiment of the present invention performs the STI before the charge-trapping and other top layers are formed. This exposes the sharp corners of the STI active region so that some type of rounding process can be performed to round out those now-exposed sharp corners.FIG. 5 shows a cross-sectional side view of one embodiment of the memory device after STI fillstep 208. The filling 500 can be an insulator material, such as an oxide formed by a high density plasma process. This trench fill material 500 is polished back instep 209. The nitride is stripped instep 210. One or more sacrificial oxide layers with or without wet etch of existing oxide before each sacrificial oxide are performed instep 211. The sacrificial oxide can also be skipped. The sacrificial oxide or the barrier oxide in case that sacrificial oxide is skipped, is then removed by a bottom oxidepre-clean step 217. The oxide removal can be done in a variety of ways. It can be accomplished, for example, by means of wet or dry etch, sputtering, plasma techniques, or by other means.FIG. 6 shows a cross-sectional view of one embodiment of the memory device after the nitride strip, sacrificial oxide and bottom oxide pre-cleaning. It should be noted that thecorners - At this point, a charge trapping structure is fabricated. In one embodiment, this entails growing a bottom oxide layer, as indicated by
step 213. A silicon-rich nitride (SiRN) or multiple layers of nitride with different percentages of Si content are deposited on top of the bottom oxide layer instep 214. A sacrificial top oxide process is then performed over the SiRN layer instep 215.FIG. 7 shows a cross-sectional view of the memory device as it exists after the sacrificial top oxide deposition/process ofstep 215. The silicon-rich nitride (SiRN) is depicted as layer 701. The sacrificial top oxide is 702. Note that the sacrificial top oxide will be completely etched off instep 219. The top oxide will be formed instep FIG. 12 . It should be noted that any charge trapping structure, including but not limited to ONO, can be utilized within the scope of the present invention. Other charge trapping structures can include three or more dielectric layers disposed on the active regions. For example, the top and bottom dielectric layers may be silicon dioxide layers that are oxygen-rich silicon dioxide layers; one or both of which may be thermally grown or deposited oxide layers. Alternatively, one or both of the bottom and top dielectric layers may be silicon dioxide layers that are nitrided oxide layers. The middle dielectric layer may be a silicon-rich silicon nitride layer or a combination of multiple layers with different percentages of Si content. - It should be understood that the charge trapping structure is not limited to being a three layer structure or a structure limited to silicon dioxide and silicon nitride. The charge trapping structure may be any dielectric layer or layers capable of trapping charge or that facilitate charge trapping. Other suitable materials include an oxide/nitride bilayer dielectric, a nitride/oxide bilayer dielectric, an oxide/tantalum oxide bilayer dielectric (SiO2/Ta2O5), an oxide/tantalum oxide/oxide trilayer dielectric (SiO2/Ta2O5/SiO2), an oxide/strontium titanate bilayer dielectric (SiO2/SrTiO3), an oxide/barium strontium titanate bilayer dielectric (SiO2/BaSrTiO2), an oxide/strontium titanate/oxide trilayer dielectric, an oxide/strontium titanate/oxide trilayer dielectric (SiO2/SrTiO3/BaSrTiO2), and oxide/hafnium oxide/oxide trilayer dielectric, and the like. A tunnel oxide may be formed between the semiconductor substrate and charge trapping structure. Although any charge trapping structure can be used, it is of significance that the charge trapping structure and any polysilicon deposition occurs after the STI is formed and the STI corners are rounded.
- In
step 216, the sacrificial top oxide is polished back by CMP or etched back by plasma dry etch. For example, a chemical mechanical planarization (CMP) technique can be used to polish back the oxide layers to stop at the SiRN layer with or without partially removing SiRN. Other suitable planarization techniques include electropolishing, electrochemical polishing, chemical polishing, and chemically enhanced planarization.FIG. 8 shows a cross-sectional view of an embodiment of the memory device using a CMP technique whereby the sacrificial top oxide layers are polished back to theboundary 801 of the SiRN layer. In one embodiment, the SiRN layer is approximately 60 to 130 angstroms thick as deposit and final thickness can be approximately 30 to 100 angstroms thick. A sacrificial top oxide recess is performed instep 217. The recess can be performed by either a wet or dry etching process.FIG. 9 shows the cross-sectional view of an embodiment of the memory device after recess. As shown, theoxide 901 is now recessed below thetops 902 of the SiRN layer over the active regions. Next, the SiRN is wet or dry etched,step 218. This is done to separate the SiRN layers for each memory cell. In other words, the top portions of the SiRN layers are etched off so that each active region has its own separate SiRN layer. A sacrificial top oxide removal is performed instep 219. The cross-sectional view of the memory device after performing the sacrificial top oxide removal is shown inFIG. 10 . It can be seen that theSiRN portion 1001 is segmented over theactive region 1002. Furthermore, the combination of the sacrificial top oxide, polish and wet etch of the nitride makes the new integration scheme self-aligned according to this embodiment of the present invention. It should be noted that TEOS is one of the films that can be used for the sacrificial top oxide. - Usually a thick (200-400 A) and a thin (20-100 A) gate oxide are needed for periphery transistors of NAND or NOR flash memory. Two approaches for periphery transistor gate oxide are shown in
FIG. 12 and described later below. After HTO or SPA top oxide, an ONO mask opens the periphery area. Dry or wet or a combination of dry and wet etch removes ONO layers in the periphery. A dry thick gate oxide is grown first. Gate oxide mask opens thin gate oxide area and a wet or dry etch removes the thick oxide and then a thin gate oxide is grown. - The other approach is for wet periphery thick oxide. Since during the wet oxidation oxygen diffuses through oxide in core STI area and encroaches core S/D, a thin (20-30 A) SiRN or nitride is deposited first to block the steam oxide. An ONO mask opens the periphery area. Dry or wet or a combination of dry and wet etch removes ONO layers in the periphery. A thick steam gate oxide grows first and is followed by SPA top oxide. This SPA top oxide adds the thickness to the steam oxide and also consumes all the thin SiRN or nitride on core STI. Gate oxide mask opens thin gate oxide area and a wet or dry etch removes the thick oxide and then a thin gate oxide is grown.
-
FIG. 11 shows the cross-sectional view of the self-aligned memory device with rounded corners according to one embodiment of the present invention. Each active region 1101-1103 is separated on each side by trenches 1104-1107. The trenches are formed through an STI process as described above. Right after the STI process, the corners of these active regions 1101-1103 are sharp due to the way the trenches are vertically cut. Immediately upon forming the trenches 1104-1107, the corners are rounded. It is advantageous to round the corners at this time because they are exposed. The rounding process can be done in may different ways, such as by means of known cleaning/polishing and/or sacrificial oxide placement/removal. The corners 1108-1114 are rounded before any additional layers are formed. After the corners have sufficiently been rounded, any number or combination of layers can be deposited or grown over the active region. For example, a tunnel oxide layer (optional), ONO (ONO stands for tunnel oxide-nitride-top oxide) stacks 1115-1117, polysilicon layer(s) 1118, etc. can be formed after the rounding process. - It should be noted that steps 213-219 shown in the flow diagram of
FIG. 2 is of particular relevance because these steps depict the process of forming self-aligned ONO stacks. In particular, the steps start with a bottom oxide. This is followed by depositing the SiRN. A sacrificial top oxide deposition is performed. The sacrificial top oxide is polished or etched back. A sacrificial oxide recess is performed, and a SiRN wet or dry etch is performed. This results in a self-aligned process which greatly improves scalability. -
FIG. 12 is a flow diagram showing the process for two periphery integration schemes. Upon forming the self-aligned ONO stacks, a sacrificialoxide removal step 1201 is performed. Note thatstep 1202 is the same step asstep 219 ofFIG. 3 . A firstperiphery integration scheme 1202 includes process steps 1204-1210. Inprocess step 1204, an SPA or high temperature oxidation (HTO) is used to form a top oxide. An ONO masking is performed instep 1205. The ONO is etched instep 1206. A periphery thick gate oxide is fabricated instep 1207. Next, the gate oxide is masked instep 1208. The gate oxide is then etched instep 1209. And a periphery thin gate oxide is fabricated instep 1210. - A second
periphery integration scheme 1203 includes process steps 1211-1218. Instep 1211, a thin SiRN or Nitride layer is deposited. AnONO masking step 1212 is then performed. The ONO is then etched instep 1213. A periphery thick gate oxide layer is fabricated instep 1214. An SPA top oxide is fabricated instep 1215. The gate oxide is then masked instep 1216. The gate oxide is etched instep 1217. And a periphery thin gate oxide is fabricated instep 1218. After either of the two periphery integration schemes has been performed, a polysilicon layer is deposited instep 1219. -
FIG. 13 shows a system according to embodiments of the present invention. Thesystem 1300 can be a portable multimedia device, media player, communications device, networking devices, computing device, consumer electronic device, mobile computing device, image capture device, audio/visual device, gaming console, etc.System 1300 includes aprocess 1302 that pertains to a microprocessor or controller for controlling the overall processing of data insystem 1300. Digital data is stored in afile system 1304 and acache memory 1306. Thefile system 1304 typically provides high capacity storage capability forsystem 1300.File system 1304 can include anon-volatile flash memory 1330.Flash memory 1330 has rounded STI corners and is manufactured as described above. Thesystem 1300 also includes volatile random access memory (RAM) 1320 and non-volatile read-only memory (ROM) 1322 for storing digital data.System 1300 also includes a user input device 1308, such as a button, keypad, dial, scroll wheel, touch sensitive pad, etc. Adisplay 1310 is used to display visual information to the user. Adata bus 1324 transfers data between the various components via a bus interface 1318. A compression-decompression (CODEC) chip can be used to facilitate data storage and transfers. Aspeaker 1314 is used to play back songs, voice messages, and other audio streams. - A Further Embodiment of the Present Invention with a U-Shaped Charge Trapping Layer Over Rounded STI Corners
- Generally, this embodiment discloses a method for manufacturing a self-aligned memory device with a substantially U-shaped charge trapping structure over an active region with rounded trench corners.
FIGS. 14-17 illustrate a not-to-scale cross-section of a memory device undergoing the process steps according to an embodiment of the present invention. Further, aspects of the memory device ofFIGS. 14-17 may be exaggerated for clarity. By virtue of having substantially U-shaped charge trapping portions over active regions with rounded corners, the present invention mitigates the disadvantageous attributes corresponding to the sharp trench corners as well as the flatter charge trapping portions resulting from conventional fabrication techniques. Moreover, the present invention has greater scalability due to the fact that it is self-aligned with U-shaped charge trapping portions, allowing the structures to be placed closer together. - Initially, the process steps as disclosed in
FIGS. 1-6 are carried out up to and including the deposition of the nitride layer over the bottom oxide layer ofstep 214 inFIG. 3 for the charge trapping layer. The nitride layer of the charge trapping layer may be silicon-rich nitride (SiRN) or multiple layers of nitride with different percentages of Si content.FIG. 14 illustrates the bottom oxide layer 1402 underlying thenitride layer 1404 as well as a sacrificial top oxide layer 1406 deposited over the nitride layer 1402. This sacrificial top oxide layer 1406 is a conformal coating of oxide only 20-100 angstroms (Å) thick, rather than the thicker oxide deposition 702, as illustrated inFIG. 7 . The sacrificial top oxide layer 1406,nitride layer 1404, and bottom oxide layer 1402 make up thelayer 1408 overlying eachactive region 1410 and eachisolation region 1412. The active regions are separated on each side by trenches orisolation regions 1412. Thetrenches 1412 are formed through the shallow trench isolation (STI) process described above. The trenches may also be STI field oxide (FOX) structures. -
FIG. 15 illustrates the next step in the process. An organic bottom antireflective coating (oBARC) 1510 is spun-on over the sacrificial top oxide layer 1406. As illustrated inFIG. 15 , theoBARC overlay 1510 is then planarized. Theplanarized oBARC 1510 is of a depth sufficient to fillgaps 1512 between thetrench structures 1410 as well as thinly covering thetrench structures 1410 themselves. In an embodiment of the invention, theplanarized oBARC 1510 in thegap 1512 is 400-500 angstroms (Å) thick. Further, any suitable planarization coating material may be used. For example, other than using oBARC, another material such as a spin-on glass may be used instead. -
FIG. 16 illustrates the results of an etching step in the process. The etching step isolates thecharge trapping layer 1408 intocharge trapping portions 1602 over theactive regions 1410. In isolatingportions 1602 of thecharge trapping layer 1408, theoBARC layer 1510, top oxide layer 1406, andnitride layer 1404 are etched above the trenches without etching thenitride layer 1404 and top oxide layer 1406 above theactive regions 1410. As shown inFIG. 16 , a small quantity ofoBARC material 1604 remains in thegaps 1512 above eachcharge trapping portion 1602. A photo mask may be used before the etching step, if blocking etching is needed in some areas, e.g. periphery areas. - As illustrated in
FIG. 17 , the remainingoBARC material 1604 is now removed. The remainingoBARC material 1602 may be removed through any available method for removing antireflective coatings, such as the organic bottom antireflective coating used in this embodiment. After removing the remainingoBARC material 1604, the sacrificial top oxide 1406 is removed by a wet etch and the surface is cleaned to prevent any contamination or damage of the oBARC and etch. Note that the sacrificial top oxide 1406 may be removed as instep 1202 and step 219 ofFIG. 12 andFIG. 3 above, respectively. Then, as discussed above, and illustrated inFIG. 17 , a top oxide 1702 is formed and a further layer ofpolysilicon 1704 is deposited. The top oxide formation may be accomplished through thermal growth or CVD deposition.FIG. 17 shows the cross-sectional view of the self-aligned memory device with substantially U-shapedcharge trapping portions 1602 overlyingactive regions 1410 with rounded STI corners. Substantially U-shapedcharge trapping portions 1602 are defined as U-shaped as seen from a cross-sectional view of the semiconductor device. Further, “substantially U-shaped” is defined as a shape approaching an actual U-shape with vertical ends. While not necessarily reaching true vertical orientation, a substantially U-shape refers to those shapes with edges or ends that steeply sloop upwards approaching or reaching an orthogonal relationship to the substrate below, as illustrated in thecharge trapping portions 1602 ofFIGS. 16 and 17 . While other embodiments may include charge trapping portions with edges that slope upwards with shallower slopes, a steeper slope as defined by “substantially U-shaped” is the preferred embodiment. - This method benefits from using a conformal sacrificial top oxide layer 1406 rather than the top oxide layer 702 deposited in
FIG. 7 . The U-shapedcharge trapping portions 1602, as viewed in the cross-section of a semiconductor device, allow thecharge trapping portions 1602 to be moved closer together while maintaining isolation between thecharge trapping portions 1602. The U-shape of thecharge trapping portions 1602 provides a steeper upward slope on the edges of thecharge trapping portions 1602, rather than shallow sloping edges of other embodiments. Tighter dimensions and smaller devices make polishing a thicker sacrificial oxide layer difficult and risks damaging the nitride layer over the active regions. As the semiconductor structures are scaled smaller, the working margins are lost and a thick sacrificial oxide layer with polishing may be replaced in favor of a thin top oxide layer with oBARC and etching in accordance with embodiments of the present invention. - Therefore, a non-volatile, self-aligned semiconductor memory device having a substantially U-shaped charge trapping portion over a rounded active region and a method for manufacturing the device has been disclosed. In particular, the STI process is performed before the ONO and polysilicon deposition steps. This enables the STI corners to be rounded after the STI process but before the ONO and polysilicon deposition steps. This is in contrast to the conventional method of forming ONO and polysilicon before the STI definition. In the conventional method, after the STI formation, another polysilicon layer is deposited on the previous polysilicon layer and then the word line is defined. This conventional method results in sharp polysilicon and STI corners which degrades device performance and reliability. By virtue of having substantially U-shaped charge trapping portions over rounded active region corners, the present invention mitigates the disadvantageous attributes corresponding to the sharp corners as well as flatter charge trapping portions resulting from conventional fabrication techniques. Moreover, the present invention has greater scalability due to the fact that it is self-aligned with U-shaped charge trapping portions. This is accomplished by means of a conformal or thin sacrificial top oxide layer, an oBARC deposition, and etch of the oBARC, sacrificial top oxide layer, and nitride layer, while avoiding etching the sacrificial top oxide and nitride layers over the active regions, as opposed to embodiments that provide for a thick sacrificial top oxide layer, polish, and wet etch of the nitride, as well as the ONO structures formed before the STI structures are formed. The process using a conformal sacrificial top oxide, oBARC layer with etching provides a U-shaped charge trapping layer over an active region with rounded corners as opposed to the shallower, wider portions seen in embodiments using the thick sacrificial top oxide layer, polish, and wet etch of the nitride, which may or may not have rounded active region corners. Although not shown, it should be appreciated that source and drain regions are formed in active regions of the substrate and that additional processing is performed to form a metallization system including contact structures. Further, the
non-volatile flash memory 1330 ofFIG. 13 may include a charge trapping portion orstructure 1602 with substantially U-shaped edges. - Although certain preferred embodiments and methods have been disclosed herein, it will be apparent from the foregoing disclosure to those skilled in the art that variations and modifications of such embodiments and methods may be made without departing from the spirit and scope of the invention. It is intended that the invention shall be limited only to the extent required by the appended claims and the rules and principles of applicable law.
Claims (17)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/019,192 US20140001537A1 (en) | 2010-02-03 | 2013-09-05 | Self-aligned si rich nitride charge trap layer isolation for charge trap flash memory |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/699,635 US8551858B2 (en) | 2010-02-03 | 2010-02-03 | Self-aligned SI rich nitride charge trap layer isolation for charge trap flash memory |
US14/019,192 US20140001537A1 (en) | 2010-02-03 | 2013-09-05 | Self-aligned si rich nitride charge trap layer isolation for charge trap flash memory |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/699,635 Division US8551858B2 (en) | 2010-02-03 | 2010-02-03 | Self-aligned SI rich nitride charge trap layer isolation for charge trap flash memory |
Publications (1)
Publication Number | Publication Date |
---|---|
US20140001537A1 true US20140001537A1 (en) | 2014-01-02 |
Family
ID=42225015
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/699,635 Active 2027-06-22 US8551858B2 (en) | 2010-02-03 | 2010-02-03 | Self-aligned SI rich nitride charge trap layer isolation for charge trap flash memory |
US14/019,192 Abandoned US20140001537A1 (en) | 2010-02-03 | 2013-09-05 | Self-aligned si rich nitride charge trap layer isolation for charge trap flash memory |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/699,635 Active 2027-06-22 US8551858B2 (en) | 2010-02-03 | 2010-02-03 | Self-aligned SI rich nitride charge trap layer isolation for charge trap flash memory |
Country Status (1)
Country | Link |
---|---|
US (2) | US8551858B2 (en) |
Families Citing this family (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9412598B2 (en) | 2010-12-20 | 2016-08-09 | Cypress Semiconductor Corporation | Edge rounded field effect transistors and methods of manufacturing |
US8263458B2 (en) | 2010-12-20 | 2012-09-11 | Spansion Llc | Process margin engineering in charge trapping field effect transistors |
US9564331B2 (en) * | 2012-07-02 | 2017-02-07 | Cypress Semiconductor Corporation | Apparatus and method for rounded ONO formation in a flash memory device |
US20140148009A1 (en) * | 2012-11-26 | 2014-05-29 | Spansion Llc | Forming a Substantially Uniform Wing Height Among Elements in a Charge Trap Semiconductor Device |
US9614105B2 (en) * | 2013-04-22 | 2017-04-04 | Cypress Semiconductor Corporation | Charge-trap NOR with silicon-rich nitride as a charge trap layer |
US9312017B2 (en) | 2014-01-15 | 2016-04-12 | Apple Inc. | Storage in charge-trap memory structures using additional electrically-charged regions |
Citations (35)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5350706A (en) * | 1992-09-30 | 1994-09-27 | Texas Instruments Incorporated | CMOS memory cell array |
US6034395A (en) * | 1998-06-05 | 2000-03-07 | Advanced Micro Devices, Inc. | Semiconductor device having a reduced height floating gate |
US6043120A (en) * | 1998-03-03 | 2000-03-28 | Advanced Micro Devices, Inc. | Elimination of oxynitride (ONO) etch residue and polysilicon stringers through isolation of floating gates on adjacent bitlines by polysilicon oxidation |
US6110779A (en) * | 1998-07-17 | 2000-08-29 | Advanced Micro Devices, Inc. | Method and structure of etching a memory cell polysilicon gate layer using resist mask and etched silicon oxynitride |
US6197637B1 (en) * | 1999-09-08 | 2001-03-06 | United Microelectronics Corp. | Method for fabricating a non-volatile memory cell |
US6222225B1 (en) * | 1998-09-29 | 2001-04-24 | Kabushiki Kaisha Toshiba | Semiconductor device and manufacturing method thereof |
US6281050B1 (en) * | 1999-03-15 | 2001-08-28 | Kabushiki Kaisha Toshiba | Manufacturing method of a semiconductor device and a nonvolatile semiconductor storage device |
US6309926B1 (en) * | 1998-12-04 | 2001-10-30 | Advanced Micro Devices | Thin resist with nitride hard mask for gate etch application |
US20020033501A1 (en) * | 2000-09-21 | 2002-03-21 | Kabushiki Kaisha Toshiba | Nonvolatile semiconductor memory and method of fabricating the same |
US20020041526A1 (en) * | 2000-07-03 | 2002-04-11 | Yasuhiro Sugita | Nonvolatile semiconductor memory device, process of manufacturing the same and method of operating the same |
US20020149958A1 (en) * | 2001-04-11 | 2002-10-17 | Mitsubishi Denki Kabushiki Kaisha | Non-volatile semiconductor memory |
US6509232B1 (en) * | 2001-10-01 | 2003-01-21 | Advanced Micro Devices, Inc. | Formation of STI (shallow trench isolation) structures within core and periphery areas of flash memory device |
US6567312B1 (en) * | 2000-05-15 | 2003-05-20 | Fujitsu Limited | Non-volatile semiconductor memory device having a charge storing insulation film and data holding method therefor |
US20030178675A1 (en) * | 2002-03-22 | 2003-09-25 | Teiichiro Nishizaka | Semiconductor device and method of manufacturing same |
US20030218207A1 (en) * | 2002-05-21 | 2003-11-27 | Fujitsu Limited | Non-volatile semiconductor memory device and method of fabricating thereof |
US6682978B1 (en) * | 1999-08-30 | 2004-01-27 | Advanced Micro Devices, Inc. | Integrated circuit having increased gate coupling capacitance |
US20040043638A1 (en) * | 2002-08-30 | 2004-03-04 | Fujitsu Amd Semiconductor Limited | Semiconductor memory device and method for manufacturing semiconductor device |
US20040041199A1 (en) * | 2002-08-28 | 2004-03-04 | Tower Semiconductor Ltd. | Non-volatile memory transistor array implementing "h" shaped source/drain regions and method for fabricating same |
US20050012141A1 (en) * | 2002-02-12 | 2005-01-20 | Micron Technology, Inc. | Asymmetric band-gap engineered nonvolatile memory device |
US20050045963A1 (en) * | 2003-07-23 | 2005-03-03 | Frank Lau | Charge trapping memory cell |
US20050106811A1 (en) * | 2003-11-17 | 2005-05-19 | Micron Technology, Inc. | NROM flash memory devices on ultrathin silicon |
US20050247982A1 (en) * | 2003-02-10 | 2005-11-10 | Arup Bhattacharyya | Transistor constructions and electronic devices |
US6998304B2 (en) * | 2004-03-01 | 2006-02-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for integrated manufacturing of split gate flash memory with high voltage MOSFETS |
US20060054964A1 (en) * | 2004-09-15 | 2006-03-16 | Mark Isler | Semiconductor device and method for fabricating a region thereon |
US7067377B1 (en) * | 2004-03-30 | 2006-06-27 | Fasl Llc | Recessed channel with separated ONO memory device |
US7087950B2 (en) * | 2004-04-30 | 2006-08-08 | Infineon Technologies Ag | Flash memory cell, flash memory device and manufacturing method thereof |
US20060208336A1 (en) * | 2003-09-08 | 2006-09-21 | Wen-Chin Lee | Semiconductor structure having a strained region and a method of fabricating same |
US20060286713A1 (en) * | 2005-06-15 | 2006-12-21 | Samsung Electronics Co., Ltd. | Methods of fabricating semiconductor devices including trench device isolation layers having protective insulating layers and related devices |
US20070082447A1 (en) * | 2005-10-12 | 2007-04-12 | Macronix International Co., Ltd. | Apparatus and method for a non-volatile memory structure comprising a multi-layer silicon-rich, silicon nitride trapping layer |
US7265014B1 (en) * | 2004-03-12 | 2007-09-04 | Spansion Llc | Avoiding field oxide gouging in shallow trench isolation (STI) regions |
US20080001208A1 (en) * | 2006-06-30 | 2008-01-03 | Henry Chao | Managing floating gate-to-floating gate spacing to support scalability |
US7355239B1 (en) * | 2006-08-31 | 2008-04-08 | Promos Technologies Pte. Ltd. | Fabrication of semiconductor device exhibiting reduced dielectric loss in isolation trenches |
US20080090354A1 (en) * | 2006-10-12 | 2008-04-17 | Sung-Kweon Baek | Method of Manufacturing a Non-Volatile Memory Device |
US20080237691A1 (en) * | 2007-03-30 | 2008-10-02 | Min Kyu S | Self-aligned charge-trapping layers for non-volatile data storage, processes of forming same, and devices containing same |
US20090008704A1 (en) * | 2007-07-05 | 2009-01-08 | Takayuki Okamura | Semiconductor memory device |
Family Cites Families (82)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE2725089C2 (en) * | 1977-06-03 | 1979-05-31 | Maschinenfabrik Walter Scheele Kg, 4750 Unna-Massen | Slide device for a two-cylinder concrete pump |
US4688078A (en) * | 1982-09-30 | 1987-08-18 | Ning Hseih | Partially relaxable composite dielectric structure |
US4888626A (en) * | 1985-03-07 | 1989-12-19 | The United States Of America As Represented By The Secretary Of The Navy | Self-aligned gaas fet with low 1/f noise |
US4980309A (en) * | 1987-11-30 | 1990-12-25 | Texas Instruments, Incorporated | Method of making high density EEPROM |
US5173436A (en) * | 1989-11-21 | 1992-12-22 | Texas Instruments Incorporated | Method of manufacturing an EEPROM with trench-isolated bitlines |
US5371031A (en) * | 1990-08-01 | 1994-12-06 | Texas Instruments Incorporated | Method of making EEPROM array with buried N+ windows and with separate erasing and programming regions |
US5523249A (en) * | 1990-08-01 | 1996-06-04 | Texas Instruments Incorporated | Method of making an EEPROM cell with separate erasing and programming regions |
JP3202280B2 (en) * | 1991-11-21 | 2001-08-27 | 株式会社東芝 | Nonvolatile semiconductor memory device |
US5379253A (en) * | 1992-06-01 | 1995-01-03 | National Semiconductor Corporation | High density EEPROM cell array with novel programming scheme and method of manufacture |
US6780740B1 (en) * | 1993-07-27 | 2004-08-24 | Micron Technology, Inc. | Method for fabricating a floating gate semiconductor device |
US5767005A (en) * | 1993-07-27 | 1998-06-16 | Micron Technology, Inc. | Method for fabricating a flash EEPROM |
US5455444A (en) * | 1994-04-22 | 1995-10-03 | United Microelectronics Corporation | Double polysilicon electrostatic discharge protection device for SRAM and DRAM memory devices |
US6475846B1 (en) * | 1995-05-18 | 2002-11-05 | Texas Instruments Incorporated | Method of making floating-gate memory-cell array with digital logic transistors |
US6437416B1 (en) * | 1996-04-12 | 2002-08-20 | Cree Microwave, Inc. | Semiconductor structure having a planar junction termination with high breakdown voltage and low parasitic capacitance |
US6166409A (en) * | 1996-09-13 | 2000-12-26 | Alliance Semiconductor Corporation | Flash EPROM memory cell having increased capacitive coupling |
US6258669B1 (en) * | 1997-12-18 | 2001-07-10 | Advanced Micro Devices, Inc. | Methods and arrangements for improved formation of control and floating gates in non-volatile memory semiconductor devices |
US6403421B1 (en) * | 1998-04-22 | 2002-06-11 | Sony Corporation | Semiconductor nonvolatile memory device and method of producing the same |
US6001704A (en) * | 1998-06-04 | 1999-12-14 | Vanguard International Semiconductor Corporation | Method of fabricating a shallow trench isolation by using oxide/oxynitride layers |
KR100314708B1 (en) * | 1998-07-03 | 2002-04-24 | 윤종용 | Manufacturing Method of Semiconductor Device with Built-in Pyrom Cell |
KR100297603B1 (en) * | 1998-08-13 | 2001-08-07 | 윤종용 | Flash type nonvolatile semiconductor memory device for preventing over erasure |
US6127215A (en) * | 1998-10-29 | 2000-10-03 | International Business Machines Corp. | Deep pivot mask for enhanced buried-channel PFET performance and reliability |
US6140182A (en) * | 1999-02-23 | 2000-10-31 | Actrans System Inc. | Nonvolatile memory with self-aligned floating gate and fabrication process |
US6159801A (en) * | 1999-04-26 | 2000-12-12 | Taiwan Semiconductor Manufacturing Company | Method to increase coupling ratio of source to floating gate in split-gate flash |
US6153494A (en) * | 1999-05-12 | 2000-11-28 | Taiwan Semiconductor Manufacturing Company | Method to increase the coupling ratio of word line to floating gate by lateral coupling in stacked-gate flash |
KR100294022B1 (en) * | 1999-05-12 | 2001-06-15 | 윤종용 | nonvolatile semiconductor memory device and method for manufacturing the same |
TW484228B (en) * | 1999-08-31 | 2002-04-21 | Toshiba Corp | Non-volatile semiconductor memory device and the manufacturing method thereof |
US6461915B1 (en) * | 1999-09-01 | 2002-10-08 | Micron Technology, Inc. | Method and structure for an improved floating gate memory cell |
JP3785003B2 (en) * | 1999-09-20 | 2006-06-14 | 株式会社東芝 | Method for manufacturing nonvolatile semiconductor memory device |
US6136651A (en) * | 1999-11-01 | 2000-10-24 | Winbond Electronics Corp. | Method of making self-aligned flash memory cell to prevent source line from trench by field oxide bird beak punch-through |
JP2001168306A (en) * | 1999-12-09 | 2001-06-22 | Toshiba Corp | Non-volatile semiconductor memory device and its manufacturing method |
KR100311049B1 (en) * | 1999-12-13 | 2001-10-12 | 윤종용 | Nonvolatile semiconductor memory device and manufacturing method thereof |
US6355514B1 (en) * | 2000-02-10 | 2002-03-12 | Advanced Micro Devices, Inc. | Dual bit isolation scheme for flash devices |
US6448606B1 (en) * | 2000-02-24 | 2002-09-10 | Advanced Micro Devices, Inc. | Semiconductor with increased gate coupling coefficient |
US6376877B1 (en) * | 2000-02-24 | 2002-04-23 | Advanced Micro Devices, Inc. | Double self-aligning shallow trench isolation semiconductor and manufacturing method therefor |
US6395592B1 (en) * | 2000-10-24 | 2002-05-28 | Silicon-Based Technology Corp. | Methods for fabricating scalable non-volatile semiconductor memory device with double-sides erase cathodes |
US6791142B2 (en) * | 2001-04-30 | 2004-09-14 | Vanguard International Semiconductor Co. | Stacked-gate flash memory and the method of making the same |
JP2002359308A (en) * | 2001-06-01 | 2002-12-13 | Toshiba Corp | Semiconductor memory and its fabricating method |
JP4439142B2 (en) * | 2001-06-26 | 2010-03-24 | 株式会社東芝 | Method for manufacturing nonvolatile semiconductor memory |
US6677224B2 (en) * | 2001-10-12 | 2004-01-13 | Horng-Huei Tseng | Method of forming stacked gate for flash memories |
DE10153384B4 (en) * | 2001-10-30 | 2007-08-02 | Infineon Technologies Ag | Semiconductor memory cell, method for its production and semiconductor memory device |
US6661053B2 (en) * | 2001-12-18 | 2003-12-09 | Infineon Technologies Ag | Memory cell with trench transistor |
KR100426483B1 (en) * | 2001-12-22 | 2004-04-14 | 주식회사 하이닉스반도체 | Method of manufacturing a flash memory cell |
US6781189B2 (en) * | 2002-01-22 | 2004-08-24 | Micron Technology, Inc. | Floating gate transistor with STI |
US6579761B1 (en) * | 2002-08-20 | 2003-06-17 | Taiwan Semiconductor Manufacturing Company | Method to improve the coupling ratio of top gate to floating gate in flash |
US6799256B2 (en) * | 2002-04-12 | 2004-09-28 | Advanced Micro Devices, Inc. | System and method for multi-bit flash reads using dual dynamic references |
US6713332B2 (en) * | 2002-05-13 | 2004-03-30 | Macronix International Co., Ltd. | Non-volatile memory device with enlarged trapping layer |
KR20030089361A (en) * | 2002-05-17 | 2003-11-21 | 주식회사 하이닉스반도체 | CMP Slurry for Poly Silica and Formation Method of Semiconductor Device Using the Same |
US6911370B2 (en) * | 2002-05-24 | 2005-06-28 | Hynix Semiconductor, Inc. | Flash memory device having poly spacers |
US6649472B1 (en) * | 2002-08-02 | 2003-11-18 | Taiwan Semiconductor Manufacturing Company | Method of manufacturing a flash memory cell with high programming efficiency by coupling from floating gate to sidewall |
JP4030839B2 (en) * | 2002-08-30 | 2008-01-09 | スパンション エルエルシー | Manufacturing method of memory integrated circuit device |
JP2004111547A (en) * | 2002-09-17 | 2004-04-08 | Toshiba Corp | Semiconductor device, and manufacturing method of semiconductor device |
US7781850B2 (en) * | 2002-09-20 | 2010-08-24 | Qualcomm Mems Technologies, Inc. | Controlling electromechanical behavior of structures within a microelectromechanical systems device |
US6867063B1 (en) * | 2002-09-30 | 2005-03-15 | Advanced Micro Devices, Inc. | Organic spin-on anti-reflective coating over inorganic anti-reflective coating |
US6696334B1 (en) * | 2002-09-30 | 2004-02-24 | Advanced Micro Devices, Inc. | Method for formation of a differential offset spacer |
US6743675B2 (en) * | 2002-10-01 | 2004-06-01 | Mosel Vitelic, Inc. | Floating gate memory fabrication methods comprising a field dielectric etch with a horizontal etch component |
US6709924B1 (en) * | 2002-11-12 | 2004-03-23 | Advanced Micro Devices, Inc. | Fabrication of shallow trench isolation structures with rounded corner and self-aligned gate |
US6743677B1 (en) * | 2002-11-27 | 2004-06-01 | Advanced Micro Devices, Inc. | Method for fabricating nitride memory cells using a floating gate fabrication process |
JP2004228421A (en) * | 2003-01-24 | 2004-08-12 | Renesas Technology Corp | Nonvolatile semiconductor storage and manufacturing method thereof |
US7109101B1 (en) * | 2003-05-06 | 2006-09-19 | Amd, Inc. | Capping layer for reducing amorphous carbon contamination of photoresist in semiconductor device manufacture; and process for making same |
JP4237561B2 (en) * | 2003-07-04 | 2009-03-11 | 株式会社東芝 | Semiconductor memory device and manufacturing method thereof |
KR100602081B1 (en) * | 2003-12-27 | 2006-07-14 | 동부일렉트로닉스 주식회사 | Non-volatile memory device having high coupling ratio and method for fabricating the same |
KR100550779B1 (en) * | 2003-12-30 | 2006-02-08 | 주식회사 하이닉스반도체 | Method of manufacturing a flash memory device |
KR100609216B1 (en) * | 2003-12-31 | 2006-08-02 | 동부일렉트로닉스 주식회사 | Non-volatile memory device |
DE102004006505B4 (en) * | 2004-02-10 | 2006-01-26 | Infineon Technologies Ag | Charge trapping memory cell and manufacturing process |
KR100520846B1 (en) * | 2004-05-11 | 2005-10-12 | 삼성전자주식회사 | Method of forming floating gate and method of manufacturing non-volatile memory device using the same |
JP2005332885A (en) * | 2004-05-18 | 2005-12-02 | Toshiba Corp | Nonvolatile semiconductor memory device and its manufacturing method |
US7091091B2 (en) * | 2004-06-28 | 2006-08-15 | Promos Technologies Inc. | Nonvolatile memory fabrication methods in which a dielectric layer underlying a floating gate layer is spaced from an edge of an isolation trench and/or an edge of the floating gate layer |
KR100554516B1 (en) * | 2004-06-29 | 2006-03-03 | 삼성전자주식회사 | Method of manufacturing a semiconductor device |
US7399674B2 (en) | 2004-10-22 | 2008-07-15 | Macronix International Co., Ltd. | Method of fabricating NAND-type flash EEPROM without field oxide isolation |
KR100655291B1 (en) * | 2005-03-14 | 2006-12-08 | 삼성전자주식회사 | Non-volatile semiconductor memory device and method of fabrication the same |
JP4250616B2 (en) | 2005-05-13 | 2009-04-08 | 株式会社東芝 | Semiconductor integrated circuit device and manufacturing method thereof |
TWI270977B (en) * | 2005-06-27 | 2007-01-11 | Powerchip Semiconductor Corp | Non-volatile memory and manufacturing method and operating method thereof |
JP2007036260A (en) * | 2005-07-27 | 2007-02-08 | Samsung Electronics Co Ltd | Non-volatile memory device and associated method of manufacture |
KR100672829B1 (en) * | 2005-08-31 | 2007-01-22 | 삼성전자주식회사 | Method of manufacturing a charge trapping dielectric and method of manufacturing the sonos non-volatile memory device |
US7514742B2 (en) * | 2005-10-13 | 2009-04-07 | Macronix International Co., Ltd. | Recessed shallow trench isolation |
KR100799024B1 (en) * | 2006-06-29 | 2008-01-28 | 주식회사 하이닉스반도체 | Method of manufacturing a NAND flash memory device |
US7675104B2 (en) * | 2006-07-31 | 2010-03-09 | Spansion Llc | Integrated circuit memory system employing silicon rich layers |
US7382650B2 (en) * | 2006-10-03 | 2008-06-03 | Spansion Llc | Method and apparatus for sector erase operation in a flash memory array |
US8143661B2 (en) * | 2006-10-10 | 2012-03-27 | Spansion Llc | Memory cell system with charge trap |
US7811887B2 (en) * | 2006-11-02 | 2010-10-12 | Saifun Semiconductors Ltd. | Forming silicon trench isolation (STI) in semiconductor devices self-aligned to diffusion |
US7803680B2 (en) * | 2007-01-12 | 2010-09-28 | Spansion Llc | Self-aligned patterning method by using non-conformal film and etch back for flash memory and other semiconductor applications |
US7956370B2 (en) * | 2007-06-12 | 2011-06-07 | Siphoton, Inc. | Silicon based solid state lighting |
-
2010
- 2010-02-03 US US12/699,635 patent/US8551858B2/en active Active
-
2013
- 2013-09-05 US US14/019,192 patent/US20140001537A1/en not_active Abandoned
Patent Citations (35)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5350706A (en) * | 1992-09-30 | 1994-09-27 | Texas Instruments Incorporated | CMOS memory cell array |
US6043120A (en) * | 1998-03-03 | 2000-03-28 | Advanced Micro Devices, Inc. | Elimination of oxynitride (ONO) etch residue and polysilicon stringers through isolation of floating gates on adjacent bitlines by polysilicon oxidation |
US6034395A (en) * | 1998-06-05 | 2000-03-07 | Advanced Micro Devices, Inc. | Semiconductor device having a reduced height floating gate |
US6110779A (en) * | 1998-07-17 | 2000-08-29 | Advanced Micro Devices, Inc. | Method and structure of etching a memory cell polysilicon gate layer using resist mask and etched silicon oxynitride |
US6222225B1 (en) * | 1998-09-29 | 2001-04-24 | Kabushiki Kaisha Toshiba | Semiconductor device and manufacturing method thereof |
US6309926B1 (en) * | 1998-12-04 | 2001-10-30 | Advanced Micro Devices | Thin resist with nitride hard mask for gate etch application |
US6281050B1 (en) * | 1999-03-15 | 2001-08-28 | Kabushiki Kaisha Toshiba | Manufacturing method of a semiconductor device and a nonvolatile semiconductor storage device |
US6682978B1 (en) * | 1999-08-30 | 2004-01-27 | Advanced Micro Devices, Inc. | Integrated circuit having increased gate coupling capacitance |
US6197637B1 (en) * | 1999-09-08 | 2001-03-06 | United Microelectronics Corp. | Method for fabricating a non-volatile memory cell |
US6567312B1 (en) * | 2000-05-15 | 2003-05-20 | Fujitsu Limited | Non-volatile semiconductor memory device having a charge storing insulation film and data holding method therefor |
US20020041526A1 (en) * | 2000-07-03 | 2002-04-11 | Yasuhiro Sugita | Nonvolatile semiconductor memory device, process of manufacturing the same and method of operating the same |
US20020033501A1 (en) * | 2000-09-21 | 2002-03-21 | Kabushiki Kaisha Toshiba | Nonvolatile semiconductor memory and method of fabricating the same |
US20020149958A1 (en) * | 2001-04-11 | 2002-10-17 | Mitsubishi Denki Kabushiki Kaisha | Non-volatile semiconductor memory |
US6509232B1 (en) * | 2001-10-01 | 2003-01-21 | Advanced Micro Devices, Inc. | Formation of STI (shallow trench isolation) structures within core and periphery areas of flash memory device |
US20050012141A1 (en) * | 2002-02-12 | 2005-01-20 | Micron Technology, Inc. | Asymmetric band-gap engineered nonvolatile memory device |
US20030178675A1 (en) * | 2002-03-22 | 2003-09-25 | Teiichiro Nishizaka | Semiconductor device and method of manufacturing same |
US20030218207A1 (en) * | 2002-05-21 | 2003-11-27 | Fujitsu Limited | Non-volatile semiconductor memory device and method of fabricating thereof |
US20040041199A1 (en) * | 2002-08-28 | 2004-03-04 | Tower Semiconductor Ltd. | Non-volatile memory transistor array implementing "h" shaped source/drain regions and method for fabricating same |
US20040043638A1 (en) * | 2002-08-30 | 2004-03-04 | Fujitsu Amd Semiconductor Limited | Semiconductor memory device and method for manufacturing semiconductor device |
US20050247982A1 (en) * | 2003-02-10 | 2005-11-10 | Arup Bhattacharyya | Transistor constructions and electronic devices |
US20050045963A1 (en) * | 2003-07-23 | 2005-03-03 | Frank Lau | Charge trapping memory cell |
US20060208336A1 (en) * | 2003-09-08 | 2006-09-21 | Wen-Chin Lee | Semiconductor structure having a strained region and a method of fabricating same |
US20050106811A1 (en) * | 2003-11-17 | 2005-05-19 | Micron Technology, Inc. | NROM flash memory devices on ultrathin silicon |
US6998304B2 (en) * | 2004-03-01 | 2006-02-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for integrated manufacturing of split gate flash memory with high voltage MOSFETS |
US7265014B1 (en) * | 2004-03-12 | 2007-09-04 | Spansion Llc | Avoiding field oxide gouging in shallow trench isolation (STI) regions |
US7067377B1 (en) * | 2004-03-30 | 2006-06-27 | Fasl Llc | Recessed channel with separated ONO memory device |
US7087950B2 (en) * | 2004-04-30 | 2006-08-08 | Infineon Technologies Ag | Flash memory cell, flash memory device and manufacturing method thereof |
US20060054964A1 (en) * | 2004-09-15 | 2006-03-16 | Mark Isler | Semiconductor device and method for fabricating a region thereon |
US20060286713A1 (en) * | 2005-06-15 | 2006-12-21 | Samsung Electronics Co., Ltd. | Methods of fabricating semiconductor devices including trench device isolation layers having protective insulating layers and related devices |
US20070082447A1 (en) * | 2005-10-12 | 2007-04-12 | Macronix International Co., Ltd. | Apparatus and method for a non-volatile memory structure comprising a multi-layer silicon-rich, silicon nitride trapping layer |
US20080001208A1 (en) * | 2006-06-30 | 2008-01-03 | Henry Chao | Managing floating gate-to-floating gate spacing to support scalability |
US7355239B1 (en) * | 2006-08-31 | 2008-04-08 | Promos Technologies Pte. Ltd. | Fabrication of semiconductor device exhibiting reduced dielectric loss in isolation trenches |
US20080090354A1 (en) * | 2006-10-12 | 2008-04-17 | Sung-Kweon Baek | Method of Manufacturing a Non-Volatile Memory Device |
US20080237691A1 (en) * | 2007-03-30 | 2008-10-02 | Min Kyu S | Self-aligned charge-trapping layers for non-volatile data storage, processes of forming same, and devices containing same |
US20090008704A1 (en) * | 2007-07-05 | 2009-01-08 | Takayuki Okamura | Semiconductor memory device |
Also Published As
Publication number | Publication date |
---|---|
US20100133646A1 (en) | 2010-06-03 |
US8551858B2 (en) | 2013-10-08 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7803680B2 (en) | Self-aligned patterning method by using non-conformal film and etch back for flash memory and other semiconductor applications | |
US11653494B2 (en) | Memory cell pillar including source junction plug | |
US8035153B2 (en) | Self-aligned patterning method by using non-conformal film and etch for flash memory and other semiconductor applications | |
EP1912255B1 (en) | Method for fabricating a non-volatile memory device | |
JP4346228B2 (en) | Nonvolatile semiconductor memory device and manufacturing method thereof | |
US11342429B2 (en) | Memory first process flow and device | |
US20140001537A1 (en) | Self-aligned si rich nitride charge trap layer isolation for charge trap flash memory | |
WO2005041307A1 (en) | Semiconductor device and method for manufacturing semiconductor device | |
TWI555212B (en) | Integrated circuit memory system employing silicon rich layers | |
US20090057748A1 (en) | Memory and manufacturing method thereof | |
US10622370B1 (en) | System and method for manufacturing self-aligned STI with single poly | |
US8581327B2 (en) | Memory and manufacturing method thereof | |
US6825526B1 (en) | Structure for increasing drive current in a memory array and related method | |
US7754614B2 (en) | Nonvolatile memory device and method for fabricating the same | |
US7579239B2 (en) | Method for the manufacture of a non-volatile memory device and memory device thus obtained | |
US20080096357A1 (en) | Method for manufacturing a memory device | |
KR101017506B1 (en) | Semiconductor memory device and method of manufacturing thereof | |
US6861696B1 (en) | Structure and method for a two-bit memory cell |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., NEW YORK Free format text: SECURITY INTEREST;ASSIGNORS:CYPRESS SEMICONDUCTOR CORPORATION;SPANSION LLC;REEL/FRAME:035240/0429 Effective date: 20150312 |
|
AS | Assignment |
Owner name: SPANSION, LLC, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:FANG, SHENQING;HUI, ANGELA;TING, SHAO-YU;AND OTHERS;SIGNING DATES FROM 20091205 TO 20100125;REEL/FRAME:036624/0402 |
|
AS | Assignment |
Owner name: CYPRESS SEMICONDUCTOR CORPORATION, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SPANSION, LLC;REEL/FRAME:036724/0592 Effective date: 20150601 |
|
AS | Assignment |
Owner name: SPANSION LLC, CALIFORNIA Free format text: PARTIAL RELEASE OF SECURITY INTEREST IN PATENTS;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT;REEL/FRAME:039708/0001 Effective date: 20160811 Owner name: CYPRESS SEMICONDUCTOR CORPORATION, CALIFORNIA Free format text: PARTIAL RELEASE OF SECURITY INTEREST IN PATENTS;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT;REEL/FRAME:039708/0001 Effective date: 20160811 |
|
AS | Assignment |
Owner name: MONTEREY RESEARCH, LLC, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:CYPRESS SEMICONDUCTOR CORPORATION;REEL/FRAME:040028/0054 Effective date: 20160811 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |
|
AS | Assignment |
Owner name: SPANSION LLC, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:GLOBALFOUNDRIES INC;REEL/FRAME:046181/0465 Effective date: 20180620 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., NEW YORK Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE 8647899 PREVIOUSLY RECORDED ON REEL 035240 FRAME 0429. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTERST;ASSIGNORS:CYPRESS SEMICONDUCTOR CORPORATION;SPANSION LLC;REEL/FRAME:058002/0470 Effective date: 20150312 |