US20200043946A1 - Low Parasitic Capacitance RF Transistors - Google Patents
Low Parasitic Capacitance RF Transistors Download PDFInfo
- Publication number
- US20200043946A1 US20200043946A1 US16/243,947 US201916243947A US2020043946A1 US 20200043946 A1 US20200043946 A1 US 20200043946A1 US 201916243947 A US201916243947 A US 201916243947A US 2020043946 A1 US2020043946 A1 US 2020043946A1
- Authority
- US
- United States
- Prior art keywords
- insulating
- layer
- dielectric constant
- proximate
- thermal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 230000003071 parasitic effect Effects 0.000 title abstract description 25
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims abstract description 89
- 229910052710 silicon Inorganic materials 0.000 claims abstract description 89
- 239000010703 silicon Substances 0.000 claims abstract description 89
- 239000000758 substrate Substances 0.000 claims abstract description 69
- 229910052751 metal Inorganic materials 0.000 claims abstract description 57
- 239000002184 metal Substances 0.000 claims abstract description 57
- 230000037361 pathway Effects 0.000 claims description 27
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N silicon dioxide Inorganic materials O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 27
- 239000003989 dielectric material Substances 0.000 claims description 18
- 230000005669 field effect Effects 0.000 claims description 12
- 239000004065 semiconductor Substances 0.000 claims description 12
- 239000000919 ceramic Substances 0.000 claims description 10
- 239000011521 glass Substances 0.000 claims description 10
- 238000002161 passivation Methods 0.000 claims description 10
- 229910052594 sapphire Inorganic materials 0.000 claims description 8
- 239000010980 sapphire Substances 0.000 claims description 8
- PMHQVHHXPFUNSP-UHFFFAOYSA-M copper(1+);methylsulfanylmethane;bromide Chemical compound Br[Cu].CSC PMHQVHHXPFUNSP-UHFFFAOYSA-M 0.000 claims description 7
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 claims description 6
- 229910010271 silicon carbide Inorganic materials 0.000 claims description 6
- 239000005350 fused silica glass Substances 0.000 claims description 5
- 239000010453 quartz Substances 0.000 claims description 5
- 239000010410 layer Substances 0.000 abstract description 158
- 238000000034 method Methods 0.000 abstract description 55
- 238000004519 manufacturing process Methods 0.000 abstract description 43
- 238000012546 transfer Methods 0.000 abstract description 15
- 239000000463 material Substances 0.000 abstract description 14
- 230000008878 coupling Effects 0.000 abstract description 12
- 238000010168 coupling process Methods 0.000 abstract description 12
- 238000005859 coupling reaction Methods 0.000 abstract description 12
- 238000002955 isolation Methods 0.000 abstract description 11
- 238000013461 design Methods 0.000 abstract description 9
- 238000003780 insertion Methods 0.000 abstract description 6
- 230000037431 insertion Effects 0.000 abstract description 6
- 239000002356 single layer Substances 0.000 abstract description 6
- 235000012431 wafers Nutrition 0.000 description 64
- 230000008569 process Effects 0.000 description 25
- 239000012212 insulator Substances 0.000 description 11
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 11
- 229920005591 polysilicon Polymers 0.000 description 11
- 239000004020 conductor Substances 0.000 description 10
- 238000000605 extraction Methods 0.000 description 10
- 238000001465 metallisation Methods 0.000 description 10
- 230000008901 benefit Effects 0.000 description 9
- 229910000679 solder Inorganic materials 0.000 description 9
- 230000000694 effects Effects 0.000 description 7
- 229910021332 silicide Inorganic materials 0.000 description 7
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 7
- 239000000377 silicon dioxide Substances 0.000 description 7
- 238000005516 engineering process Methods 0.000 description 6
- 235000012239 silicon dioxide Nutrition 0.000 description 6
- 230000015556 catabolic process Effects 0.000 description 5
- 238000005530 etching Methods 0.000 description 5
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 4
- 229910052681 coesite Inorganic materials 0.000 description 4
- 229910052802 copper Inorganic materials 0.000 description 4
- 239000010949 copper Substances 0.000 description 4
- 229910052906 cristobalite Inorganic materials 0.000 description 4
- 238000010586 diagram Methods 0.000 description 4
- 230000001965 increasing effect Effects 0.000 description 4
- 229910052682 stishovite Inorganic materials 0.000 description 4
- 229910052905 tridymite Inorganic materials 0.000 description 4
- 229910052782 aluminium Inorganic materials 0.000 description 3
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 3
- 230000015572 biosynthetic process Effects 0.000 description 3
- 230000000116 mitigating effect Effects 0.000 description 3
- 239000000615 nonconductor Substances 0.000 description 3
- 230000002829 reductive effect Effects 0.000 description 3
- 239000007787 solid Substances 0.000 description 3
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 2
- 230000004888 barrier function Effects 0.000 description 2
- 238000006731 degradation reaction Methods 0.000 description 2
- 238000000151 deposition Methods 0.000 description 2
- 238000009792 diffusion process Methods 0.000 description 2
- 230000007613 environmental effect Effects 0.000 description 2
- 238000011049 filling Methods 0.000 description 2
- 238000009413 insulation Methods 0.000 description 2
- 230000003647 oxidation Effects 0.000 description 2
- 238000007254 oxidation reaction Methods 0.000 description 2
- 239000011241 protective layer Substances 0.000 description 2
- 239000002470 thermal conductor Substances 0.000 description 2
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 1
- 239000003513 alkali Substances 0.000 description 1
- 230000009286 beneficial effect Effects 0.000 description 1
- 239000003990 capacitor Substances 0.000 description 1
- 230000001413 cellular effect Effects 0.000 description 1
- 238000004891 communication Methods 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 230000002939 deleterious effect Effects 0.000 description 1
- 230000001419 dependent effect Effects 0.000 description 1
- 230000008021 deposition Effects 0.000 description 1
- 239000002019 doping agent Substances 0.000 description 1
- 230000009977 dual effect Effects 0.000 description 1
- 239000002355 dual-layer Substances 0.000 description 1
- 238000010292 electrical insulation Methods 0.000 description 1
- 230000008030 elimination Effects 0.000 description 1
- 238000003379 elimination reaction Methods 0.000 description 1
- 229910021389 graphene Inorganic materials 0.000 description 1
- 238000002513 implantation Methods 0.000 description 1
- 230000001939 inductive effect Effects 0.000 description 1
- 239000011810 insulating material Substances 0.000 description 1
- 230000002452 interceptive effect Effects 0.000 description 1
- 238000002372 labelling Methods 0.000 description 1
- 230000000873 masking effect Effects 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 150000004767 nitrides Chemical class 0.000 description 1
- 230000009022 nonlinear effect Effects 0.000 description 1
- 229910052755 nonmetal Inorganic materials 0.000 description 1
- 230000010355 oscillation Effects 0.000 description 1
- TWNQGVIAIRXVLR-UHFFFAOYSA-N oxo(oxoalumanyloxy)alumane Chemical group O=[Al]O[Al]=O TWNQGVIAIRXVLR-UHFFFAOYSA-N 0.000 description 1
- 238000000059 patterning Methods 0.000 description 1
- 230000003252 repetitive effect Effects 0.000 description 1
- 238000000926 separation method Methods 0.000 description 1
- 229910052814 silicon oxide Inorganic materials 0.000 description 1
- 239000005361 soda-lime glass Substances 0.000 description 1
- 230000003068 static effect Effects 0.000 description 1
- 230000000153 supplemental effect Effects 0.000 description 1
Images
Classifications
-
- H01L27/1203—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/36—Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
- H01L23/367—Cooling facilitated by shape of device
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/528—Layout of the interconnection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/481—Internal lead connections, e.g. via connections, feedthrough structures
Definitions
- This invention relates to electronic integrated circuits, and more particularly to electronic integrated circuits having transistors fabricated with semiconductor-on-insulator technology.
- CMOS complementary metal oxide semiconductor
- FET field-effect transistor
- ICs integrated circuits
- CMOS ICs are fabricated using a semiconductor-on-insulator process, such as silicon-on-insulator (SOI) or germanium-on-insulator.
- SOI transistors in which the electrical insulator is aluminum oxide (i.e., sapphire) are also called silicon-on-sapphire or “SOS” devices.
- CMOS SOI FET circuitry generally comprises an n-type SOI FET and a p-type SOI FET.
- FIG. 1 is a cross-sectional view of a prior art n-type SOI FET 100 fabricated on a buried oxide (BOX) layer 102 , generally silicon dioxide, SiO 2 , formed on a silicon substrate 104 .
- the FET structure includes a doped source S spaced from a doped drain D by a body of opposite doping (for so-called enhancement-mode FETs), in and/or on a silicon active layer 106 on the BOX layer 102 .
- a conductive Gate typically metal or polysilicon
- an insulator 108 e.g., an oxide
- a silicide layer (not shown) is generally formed over the source, drain, and gate regions, and one or more metal interconnect layers (not shown) and one or more insulating dielectric material (ILD) layers 110 (e.g., an oxide or nitride), and a passivation layer (not shown in FIG. 1 , but see FIG. 4 ) are typically formed over the FET structure to provide circuit connections, insulation, and environmental protection.
- ILD insulating dielectric material
- passivation layer (not shown in FIG. 1 , but see FIG. 4 ) are typically formed over the FET structure to provide circuit connections, insulation, and environmental protection.
- the various layers of the FET structure may be formed by implantation, diffusion, and/or deposition, in known fashion.
- p-type SOI FETs have a similar structure, but with different dopants.
- the BOX layer 102 introduces some problems of its own, such as parasitic capacitive coupling to the substrate, creation of a so-called “back channel” transistor 112 , a thermal barrier to heat flow, and a voltage breakdown path to the substrate.
- Capacitive coupling to/from the substrate can cause numerous side effects for analog and digital transistors, such as increased leakage current, lower breakdown voltage, crosstalk, increased junction temperature, and linearity degradation, all as compared to a bulk silicon transistor or to a SOI transistor with a truly insulating substrate, such as SOS.
- additional side effects, especially for RF switches are insertion loss, isolation, non-ideal voltage division of stacked transistors, and distortion (also known as non-linearity).
- FIG. 2 is a cross-sectional view of a prior art SLT transistor. Essentially, the “top” of the FET structure of FIG. 1 is bonded to a handle wafer 202 and the original substrate 104 is removed (silicide layer and metal interconnect layers not shown for clarity). A second ILD layer 204 may be formed on the newly exposed BOX layer for insulation and environmental protection.
- FIG. 3 is a more detailed cross-sectional view of an SLT transistor 300 having a source, a drain, and gate (all within the dotted oval 302 ) with internal metal interconnect layers 304 plus a redistribution layer (RDL) 306 .
- the RDL 306 comprises a conductive (e.g., metal) layer configured to control capacitive back channel parasitic effects using a conductive aligned supplemental (“CAS”) gate 306 a formed over the added ILD layer 204 , as further described in U.S. patent application Ser. No. 15/920,321.
- CAS conductive aligned supplemental
- the internal metal interconnect layers 304 are generally formed within the ILD layers 110 , which insulates most of the active layer 106 from the first (M1) metal interconnect layer, except where holes or vias for electrical contacts to the gate, source, and drain are formed (omitted for clarity).
- the ILD layers 110 while shown as a unitary element in FIG. 3 (and the other figures), is generally built up as multiple layers during the formation of the metal interconnect layers 304 .
- the metal interconnect layers 304 are effectively embedded in the ILD layers 110 , with electrical connections made between metal interconnect layers 304 by, for example, conductive vias formed by etching and filling holes in the ILD layers 110 .
- the basic transistor structure including internal metal interconnect layers 304 , is generally formed inside a CMOS fabrication facility while the RDL 306 is typically formed after the SLT “flipping” process step. Thus, the RDL 306 is added after wafers have completed most or all of the CMOS fabrication process.
- the RDL 306 and CAS gate 306 a shown in FIG. 3 can control parasitic back channel effects, in regions proximate the transistor active region (which is within the dotted oval 302 ), the RDL 306 is spaced from the transistor active region by a relatively thick insulating layer 204 (typically an insulating dielectric material like SiO 2 ) and, in some cases, by a passivation layer 206 , both of which are poor thermal conductors. Since transistors create heat that must be removed, removing heat from the SLT transistor can be difficult, leading to numerous degradations such as transistor performance and reliability. Some structures and methods for mitigating this heat flow problem are taught in U.S. patent application Ser. No. 16/040,295, referenced above.
- metal interconnect layers 304 are in close proximity to the silicon handle wafer 202 , which can cause similar or larger parasitic effects as discussed for the structure in FIG. 1 .
- FIG. 4 is a cross-sectional view of an “inverted” image of one field effect transistor structure 400 (within the dotted oval 302 ) of a prior art SOI FET IC (with internal metal interconnect layers 304 shown) attached to a printed circuit board (PCB) 402 .
- the illustrated field effect transistor structure 400 includes a passivation layer 408 covering the exposed surface of the ILD layer 110 .
- FIG. 4 depicts the FET structure 400 after flip-chip solder bumping and die attachment to the PCB 402 through terminals comprising solder bumps 404 in contact with conductive vias 406 to at least one metal interconnect layer 304 .
- the silicon substrate 104 is still adjacent the back channel 112 of the SOI transistor, causing the RF parasitic effects discussed above.
- either the transistor active region is adjacent to a silicon substrate (as in FIG. 1 and FIG. 4 ), or is connected to metal interconnect layers which are adjacent to a silicon handle wafer (as in FIG. 3 ).
- the silicon substrate/handle wafer couples to signals carried by the transistor and its interconnected metal layers, inducing insertion loss, non-linearity, reduced isolation, non-ideal voltage division of stacked transistors, and other parasitic effects discussed above.
- the prior art structures descried with respect to FIGS. 1-4 all include a silicon substrate/handle wafer on either a top or bottom surface. In either case, various types of coupling to the silicon substrate/handle wafer reduces performance, as described above. It is a main purpose of the present invention to maintain the various benefits of the transistor structures shown in FIGS. 1-4 while eliminating the silicon substrate/handle wafer and its deleterious side effects.
- the present invention encompasses transistor structures, particularly RF MOSFET signal switches, that have low parasitic capacitance, and methods for fabricating such transistor structures.
- the transistor structures include an insulating low dielectric constant first or second handle wafer.
- a Single Layer Transfer, or SLT, fabrication technique is utilized.
- an SOI transistor is fabricated in conventional fashion on a silicon substrate (up to a point), then flipped onto a handle wafer comprising an insulating low dielectric constant (LDC) substrate, at which point the original silicon substrate is removed.
- LDC low dielectric constant
- the entire structure is then flipped back to its original fabrication orientation, meaning the BOX layer and active layer are now on the “bottom” of the stacked structure.
- the insulating LDC handle wafer is now positioned “above” the metal interconnect layers of the original SOI transistor/metal layer stack in place of the silicon substrate of conventional SLT designs.
- a Double Layer Transfer, or DLT, fabrication technique is utilized.
- an SOI transistor is fabricated in conventional fashion on a silicon substrate (up to a point), then flipped onto a first handle wafer, at which point the original silicon substrate is removed.
- the exposed top of the transistor structure is then bonded to a second handle wafer comprising an insulating LDC handle wafer, and the first handle wafer is removed.
- an insulating LDC substrate has replaced the silicon substrate of prior art structures.
- the insulating LDC handle wafer is selectively etched or ground to create at least one air cavity before bonding to the transistor structure, thereby further reducing the effective dielectric constant of material surrounding an RF FET.
- an insulating LDC handle wafer reduces insertion loss and non-linearity, increases isolation, provides for more ideal voltage division of stacked transistors, enables a higher Q factor due to lower coupling losses, and otherwise mitigates the parasitic effects discussed above.
- Variant embodiments may include additional structures to mitigate or eliminate thermal conductivity problems.
- FIG. 1 is a cross-sectional view of a prior art n-type SOI FET fabricated on a buried oxide (BOX) layer, generally silicon dioxide, SiO 2 , formed on a silicon substrate.
- BOX buried oxide
- FIG. 2 is a cross-sectional view of a prior art SLT transistor without metal interconnect layers, for clarity.
- FIG. 3 is a more detailed cross-sectional view of an SLT transistor having a source, a drain, and gate (all within the dotted oval) with internal metal interconnect layers plus a redistribution layer (RDL).
- RDL redistribution layer
- FIG. 4 is a cross-sectional view of an “inverted” image of one field effect transistor structure (within the dotted oval) of a prior art SOI FET IC (with internal metal interconnect layers shown) attached to a printed circuit board (PCB).
- PCB printed circuit board
- FIG. 5 is a cross-sectional view of a first embodiment of an RF SLT SOI transistor having a source, a drain, and gate (all within the dotted oval) according to the present invention, after attachment to a printed circuit board (PCB).
- PCB printed circuit board
- FIG. 6A is a cross-sectional view of a second embodiment of an RF SLT SOI transistor according to the present invention, after attachment to a PCB.
- FIG. 6B is a cross-sectional view of a third embodiment of an RF SLT SOI transistor according to the present invention, showing two air cavities.
- FIG. 6C is a plan view of a rectangular section of an insulating LDC handle wafer having a plurality of perforations.
- FIG. 6D is a cross-sectional view of the rectangular section of FIG. 6C , taken along line A-A.
- FIG. 7 is a cross-sectional view of a first embodiment of an RF DLT SOI transistor according to the present invention, after attachment to a PCB.
- FIG. 8A is a top plan view of an SOI IC FET structure having heat extraction structures, at an intermediate stage of fabrication.
- FIG. 8B is a cross-sectional view of the SOI IC FET structure of FIG. 8A at a later stage of fabrication, taken along dashed line A-B of FIG. 8A .
- FIG. 9 is a cross-sectional view of one embodiment of an SOI IC structure for a single FET which has been configured to conduct heat away from the FET to the “bottom” of the IC structure, as depicted by heat flow arrows.
- FIG. 10A is a top plan view of a conventional SOI IC FET structure at an intermediate stage of fabrication.
- FIG. 10B is a cross-sectional view of the SOI IC FET structure of FIG. 10A at a later stage of fabrication, taken along line A-B of FIG. 10A .
- FIG. 11A is a top plan view of a SOI IC FET structure at an intermediate stage of fabrication, including thermally-coupled dummy gates.
- FIG. 11B is a cross-sectional view of the SOI IC FET structure of FIG. 11A after application of back-side access process, such as SLT.
- FIG. 12 is a process flow diagram of a first method of fabricating a low parasitic capacitance transistor.
- FIG. 13 is a process flow diagram of a second method of fabricating a low parasitic capacitance transistor.
- the present invention encompasses transistor structures, particularly RF MOSFET signal switches, that have low parasitic capacitance, and methods for fabricating such transistor structures.
- the transistor structures include an insulating low dielectric constant first or second handle wafer.
- FIG. 5 is a cross-sectional view of a first embodiment 500 of an RF SLT SOI transistor having a source, a drain, and gate (all within the dotted oval 302 ) according to the present invention, after attachment to a printed circuit board (PCB).
- the structure has eliminated the silicon substrate 104 of the prior art (see FIG. 4 ). More particularly, the SOI transistor is fabricated in conventional fashion on a silicon substrate (up to a point), then flipped onto a handle wafer 502 comprising an insulating low dielectric constant (LDC) substrate, at which point the original silicon substrate is removed.
- LDC low dielectric constant
- the entire structure is then flipped back to its original fabrication orientation, meaning the BOX layer 102 and active layer 106 are now on the “bottom” of the stacked structure, relative to the depiction of FIG. 5 .
- the insulating LDC handle wafer 502 is now positioned “above” the metal interconnect layers 304 (e.g., M1-M5) of the original SOI transistor/metal layer stack in place of the silicon substrate of conventional SLT designs. Thereafter, additional steps may be performed, such as flip-chip solder bumping (e.g., to connections through the BOX layer 102 and active layer 106 of the transistor structure) and die attachment to a PCB.
- FIG. 5 depicts the FET embodiment 500 after flip-chip solder bumping and die attachment to a PCB 402 through terminals comprising solder bumps 404 in contact with conductive vias 406 .
- FIG. 5 also shows that the SLT process enables formation of a CAS gate 504 proximate the active transistor region (within dotted oval 302 ) to control capacitive back channel parasitic effects, as further described in U.S. patent application Ser. No. 15/920,321 (electrical connections to the CAS gate 504 omitted for clarity).
- An insulating LDC handle wafer 502 provides the mechanical support needed for the transistor structure, necessary because the transistor structural stack 506 is quite thin (e.g., about 10 microns in common FET manufacturing processes).
- the thin transistor structural stack 506 is extremely fragile and requires a support structure sufficiently rigid and robust to allow subsequent process steps (e.g., die singulation, die picking and placing, etc.) to be performed with acceptable yield levels.
- the thickness 508 of the insulating LDC handle wafer 502 may be about 500-700 microns. However, a thickness 508 of less than 500 microns (e.g., 100-200 microns) may be used for many mobile applications where thinness is at a premium (e.g., cellular smart phones).
- the insulating LDC handle wafer 502 should be selected so as to exhibit two separate characteristics: being a good electrical insulator and having low dielectric constant. Advantages of being a good electrical insulator are higher Q factor and linearity.
- the insulating LDC handle wafer 502 may be, for example, glass (e.g., low alkali glass or soda lime glass), quartz or fused silica, sapphire, aluminum nitride, silicon carbide, high temperature co-fired ceramic (HTCC), or low temperature co-fired ceramic (LTCC).
- the insulating LDC handle wafer 502 should have a smaller dielectric constant than a silicon substrate.
- a selected glass LDC handle wafer 502 has a dielectric constant ⁇ of about 5.8, while a typical silicon substrate has a dielectric constant of about 11.7 (and may be as high as 12.9 for some types).
- Typical dielectric constants at 18 GHz for the example insulating LDC handle wafer 502 materials listed above are: glass ( ⁇ 5.8 to ⁇ 6.72, although some types of glass may be higher), quartz or fused silica ( ⁇ 3.8 to ⁇ 4.2), sapphire ( ⁇ 9.4 perpendicular to C-axis), aluminum nitride ( ⁇ 8.8 to ⁇ 10.8), silicon carbide ( ⁇ 9.66 to ⁇ 10.03 static, ⁇ 6.52 to ⁇ 6.6.7 for high frequencies), high temperature co-fired ceramic (HTCC) ( ⁇ 10), or low temperature co-fired ceramic (LTCC) ( ⁇ 5 to ⁇ 9).
- glass ⁇ 5.8 to ⁇ 6.72, although some types of glass may be higher
- quartz or fused silica ⁇ 3.8 to ⁇ 4.2
- sapphire ⁇ 9.4 perpendicular to C-axis
- aluminum nitride ⁇ 8.8 to ⁇ 10.8
- silicon carbide ⁇ 9.66 to ⁇ 10.03 static,
- a third characteristic, high thermal conductivity, would be advantageous, but the few materials with high resistivity, low dielectric constant, and high thermal conductivity characteristics—such as aluminum nitride or silicon carbide—generally have other issues, such as cost, manufacturability, or relatively high dielectric constants, that may restrict their use for some applications.
- the transistor structure shown in FIG. 5 may also include heat extraction structures (see more detailed discussion below with respect to FIGS. 8-11 ) as taught in U.S. patent application Ser. No. 16/040,295, and/or RDL back gate structures on the (now) bottom surface of the IC (one example is shown as CAS gate 504 ) as taught in U.S. patent application Ser. No. 15/920,321, with those structures typically formed before solder bumps are added for attachment to a PCB.
- FIG. 6A is a cross-sectional view of a second embodiment 600 of an RF SLT SOI transistor according to the present invention, after attachment to a PCB.
- an insulating LDC handle wafer 502 e.g., glass
- a glass insulating LDC handle wafer would be etched in a region proximate the metal interconnect layers of a FET to create at least one air cavity. Since the dielectric constant ⁇ of air is about 1.0, the air cavity or cavities further reduce parasitic capacitive coupling.
- an insulating LDC handle wafer 502 etched to create at least one air cavity proximate the metal interconnect layers of an RF FET further reduces the effective dielectric constant of material surrounding the RF FET.
- Such an embodiment could be highly advantageous when using a material such as aluminum nitride or silicon carbide for the LDC handle wafer 502 to obtain high thermal conductivity while mitigating the relatively higher dielectric constant of such materials.
- capacitive coupling between nearby transistors will be reduced, thereby increasing isolation between them.
- Capacitive coupling between the source and drain sides of each transistor will also decrease, thereby reducing the OFF capacitance (C OFF ) of the transistor, thus increasing the transistor's figure of merit for switching (equal to the ON resistance R ON multiplied by C OFF ).
- C OFF improved by about 30% compared to a similar embodiment having the non-cavity configuration shown in FIG. 5 .
- FIG. 6A shows an insulating LDC handle wafer 502 having a single air cavity 602 proximate a single transistor structure.
- the single air cavity 602 may span multiple transistor structures, including up to all transistor structures on a single integrated circuit die. More than one air cavity 602 may be used as well.
- FIG. 6B is a cross-sectional view of a third embodiment 650 of an RF SLT SOI transistor according to the present invention, showing two air cavities 602 .
- Each of the air cavities 602 is situated over an underlying corresponding portion of the metal interconnect layers 304 .
- the average dielectric constant of the insulating LDC handle wafer 502 with dual air cavities would still be lower than a solid insulating LDC handle wafer 502 , but would be structurally stronger and more flex resistant than a single air cavity.
- the metal interconnect layers 304 generally would extend laterally (both across the page and in-and-out of the page), and the air cavity or cavities 602 generally would extend over those laterally extended metal interconnect layers 304 to provide the benefits of reduced capacitive coupling.
- the vertical dimensions of the air cavity or cavities 602 with respect to the insulating LDC handle wafer 502 as a whole are not to scale.
- the air cavity or cavities 602 generally should be reasonably deep in order to reduce the dielectric constant of the insulating LDC handle wafer 502 as seen by nearby transistor structures. For example, if the thickness 508 of an insulating LDC handle wafer 502 is about 500-700 microns, the thickness 604 (see FIG. 6A ) of the air cavity or cavities 602 may be about 100-200 microns.
- FIG. 6C is a plan view of a rectangular section of an insulating LDC handle wafer 502 having a plurality of perforations 610 .
- FIG. 6D is a cross-sectional view of the rectangular section of FIG. 6C , taken along line A-A.
- the illustrated section of the insulating LDC handle wafer 502 includes multiple air cavities in the form of the perforations 610 , preferably spaced so as to provide at least one an air cavity/perforation proximate each underlying transistor structure, such as the example transistor structure of FIG. 6B .
- the perforations 610 may be formed, for example, by masking and etching a solid insulating LDC handle wafer 502 .
- the average dielectric constant of the perforated insulating LDC handle wafer 502 would be lower than a solid insulating LDC handle wafer 502 , but would be structurally stronger and more flex resistant than a single air cavity.
- the perforations 610 may instead be formed as “dead end” air cavities (i.e., open only on the side adjacent a transistor structural stack 506 ), formed, for example, by etching one side of an insulating LDC handle wafer 502 to a desired depth.
- the transistor structure shown in FIGS. 6A and 6B may also include additional heat extraction structures (not shown in FIGS. 6A-6B , but see FIGS. 8-11 ) as taught in U.S. patent application Ser. No. 16/040,295, and/or RDL back gate structures (one example is shown as CAS gate 504 ) on the (now) bottom surface of the IC as taught in U.S. patent application Ser. No. 15/920,321.
- embodiments of the invention encompass a semiconductor structure comprising a stack of formed layers, including, in relative order (meaning that other, non-listed layers may be included): an insulating low dielectric constant substrate; at least one metal interconnect layer embedded in insulating dielectric material; a silicon active layer including at least one field effect transistor; a buried oxide layer; and an insulating dielectric material layer.
- the insulating low dielectric constant substrate includes at least one air cavity formed proximate the at least one metal interconnect layer.
- FIG. 7 is a cross-sectional view of a first embodiment of an RF DLT SOI transistor 700 according to the present invention, after attachment to a PCB.
- the SOI transistor is fabricated in conventional fashion on a silicon substrate (up to a point), then flipped onto a first handle wafer (e.g., of silicon, not shown), at which point the original silicon substrate is removed, in known fashion, and a protective layer of ILD 702 is deposited on the BOX layer 102 .
- a first handle wafer e.g., of silicon, not shown
- the exposed top of the transistor structure (the protective layer of ILD 702 , in this example) is then bonded to a second handle wafer comprising an insulating LDC handle wafer 502 , and the first handle wafer is removed. Thereafter, additional steps may be performed, such as flip-chip solder bumping (to the metal interconnect layers 304 of the transistor structure) and die attachment to a PCB 402 .
- an insulating LDC substrate has replaced the silicon substrate of prior art structures using a Double Layer Transfer process.
- the silicon substrate has been eliminated entirely from the structure and the only semiconducting material is the silicon active layer 106 , and FET gates and or non-metal connective structures (typically polysilicon). While the resulting structure has a superficial resemblance to the conventional SOI transistor structure of FIG. 4 , the SOI transistor structure of FIG. 4 is fabricated on a silicon substrate 104 and does not make use of any handle wafers.
- the embodiment of FIG. 7 eliminates the parasitic effects caused by traditional SOI transistors for which a silicon substrate has always been required.
- the embodiment of FIG. 7 may utilize an insulating LDC handle wafer 502 having a single air cavity or multiple air cavities, and one or more air cavities may be formed as perforations through the insulating LDC handle wafer 502 .
- An advantage of the embodiment of FIG. 7 is that, while a Double Layer Transfer process is involved in order to provide the insulating LDC handle wafer 502 in lieu of a high dielectric constant silicon substrate 104 , the process is otherwise compatible with conventional SOI fabrication steps, such as die singulation, dice picking and placement, and solder bumping and die attachment to a PCB 402 .
- FIG. 7 as illustrated is the result of a Double Layer Transfer process.
- a CAS gate for the field effect transistor structure (within the dotted oval 302 ), as in the embodiment of FIG. 6B .
- This may be done, for example, by forming a redistribution layer 306 and then forming a CAS gate (not shown in FIG. 7 , but see CAS gate 504 in FIG. 6B ) after the first SLT transfer.
- a layer of ILD may then be formed over the CAS gate 504 and RDL 306 , followed by a planarizing polish if needed. Thereafter, the second wafer transfer would be performed, leaving the CAS gate 504 and RDL 306 between the active layer 106 and the and the insulating LDC handle wafer 502 .
- embodiments of the invention encompass a semiconductor structure comprising a stack of formed layers, including, in relative order (meaning that other, non-listed layers may be included): an insulating low dielectric constant substrate; an insulating dielectric material layer; a buried oxide layer; a silicon active layer including at least one field effect transistor; at least one metal interconnect layer embedded in insulating dielectric material; and a passivation layer.
- the insulating LDC handle wafer 502 (with or without air cavities) proximate the active regions of the transistor structure will increase thermal resistance as compared to the original silicon substrate, so the addition of heat extraction structures offers the highest overall performance for such RF FETs.
- one or more of the transistor structures shown in FIGS. 5, 6A, 6B, and 7 may include heat extraction structures as taught in U.S. patent application Ser. No. 16/040,295.
- one or more electrically-isolated, laterally-extending thermal paths may be formed adjacent the FET and configured to conduct heat laterally away (e.g., “horizontally”) from the FET to generally orthogonal (e.g., “vertical”) thermal pathways (e.g., vias or heat pipes), and thence to corresponding thermal pads externally accessible at the “top” or “bottom” of the completed integrated circuit (IC).
- heat laterally away e.g., “horizontally”
- generally orthogonal thermal pathways e.g., vias or heat pipes
- FIG. 8A is a top plan view of an SOI IC FET structure 820 having heat extraction structures, at an intermediate stage of fabrication.
- FIG. 8B is a cross-sectional view of the SOI IC FET structure 820 of FIG. 8A at a later stage of fabrication, taken along dashed line A-B of FIG. 8A .
- a silicon island 822 has been formed within a field oxide region 824 .
- a silicide layer may be formed in a conventional manner on the exposed surface of the silicon island 822 .
- a FET device 802 has been formed.
- the silicon island 822 is patterned to create electrically isolating structures 828 to electrically isolate the portion of the silicon island 822 containing the FET device 802 from edge portions 822 a , 822 b of the silicon island 822 .
- electrically isolating structures 828 may be made, for example, using shallow trench isolation (STI), a known technique commonly used for preventing electric current leakage between nearby semiconductor device components.
- STI shallow trench isolation
- One STI process involves etching a pattern of trenches in the silicon island 822 , depositing one or more dielectric materials (such as silicon dioxide) to fill the trenches, and removing the excess dielectric using a technique such as chemical-mechanical planarization.
- other techniques may be used for forming the electrically isolating structures 828 , such as local oxidation of the silicon regions between transistors (also known as LOCOS isolation).
- first metallization connection layer commonly called “metal 1” or “M1”
- electrical connections 826 are made to the various terminals of the FET device 802 (e.g., source, drain, gate).
- the M1 layer which is also thermally conductive and patterned over a first interlevel dielectric layer (ILD)—is patterned to form one or more electrically-isolated, laterally-extending thermal paths 804 each comprising (1) a near portion 804 a in thermal contact, through the ILD, with the edge portion 822 a , 822 b adjacent the FET device 802 , and (2) a far portion 804 b spaced away from the edge portions 822 a , 822 b adjacent FET device 802 in a lateral direction (e.g., “horizontally” in FIG. 8B ).
- ILD interlevel dielectric layer
- the far portions 804 b may be configured as heat release pads sufficiently large so as to enable good thermal contact with generally orthogonal thermal pathways 840 .
- the near portions 804 a should be sufficiently close to the FET device 802 so as to be able to thermally conduct a significant amount of heat away from the FET device 802 .
- the far portions 804 b should be sufficiently spaced away from the FET device 802 so that thermal connections can be made to those portions, as in FIG. 8B , without being blocked by or interfering with the FET device 802 .
- the generally orthogonal thermal pathways 840 are thermally coupled to externally accessible thermal pads 806 , which may be coupled to a conventional heat sink. While FIG. 8B shows an SLT-type SOI FET and generally orthogonal thermal pathways 840 projecting upward with respect to the FET device 802 , in other embodiments, the generally orthogonal thermal pathways 840 may project downward to different externally accessible thermal pads (see FIG. 9 and accompanying description).
- heat generated by the FET device 802 (especially at its drain D) will flow laterally through the active region of the FET device 802 , thence through the electrically isolating structures 828 , and finally through edge portions 822 a , 822 b .
- the transistor-generated heat will diffuse vertically through the ILD layer situated between the edge regions 822 a , 822 b and the M1 layer, and thence into the near and far portions 804 a , 804 b of the electrically-isolated, laterally-extending thermal paths 804 , respectively, that are patterned from the M1 layer.
- the near portions 804 a will conduct heat to the far portions 804 b of the electrically-isolated, laterally-extending thermal paths 804 , and ultimately on to an external heat sink (such as the thermal pads 806 in FIG. 8B ).
- an external heat sink such as the thermal pads 806 in FIG. 8B .
- the near and far portions 804 a , 804 b of the electrically-isolated, laterally-extending thermal paths 804 will enable much lower thermal resistance from the FET device 802 through the generally orthogonal thermal pathways 840 to the externally accessible thermal pads 806 .
- the purpose of the electrically-isolated, laterally-extending thermal paths 804 is to conduct heat away from the FET device 802 in a lateral direction when fabrication of the IC FET structure 820 is finished.
- FIG. 8A shows electrically-isolated, laterally-extending thermal paths 804 placed on two sides of the FET device 802
- one electrically-isolated, laterally-extending thermal path 804 may be sufficient (particularly on the drain D side of the FET device 802 ); such a configuration may also require less area on an IC.
- the material on which the M1 metallization layer is formed may be etched and backfilled with conductive material to form vias such that the M1 layer is in more direct thermal contact with the edge portions 822 a , 822 b of the silicon island 822 .
- FIG. 8B further steps of fabrication using an SLT process are shown.
- the IC FET structure 820 of FIG. 8A has been “flipped” over onto a handle wafer, as described above. Accordingly, the FET device 802 now faces “downward”, away from the “new top” of the entire structure.
- the near portion 804 a of the electrically-isolated, laterally-extending thermal paths 804 is positioned adjacent a respective edge region 822 a , 822 b and close to the FET device 802 (ideally, as close as possible under a set of applicable IC design rules).
- the far portion 804 b of the electrically-isolated, laterally-extending thermal paths 804 extends laterally from the FET device 802 sufficient that generally orthogonal (e.g., “vertical”) thermal pathways (e.g., vias or heat pipes) 840 of a thermally conductive material (e.g., copper or aluminum) can be fabricated through the Passivation Layer and the BOX layer to be in intimate thermal contact with the far portion 804 b of the electrically-isolated, laterally-extending thermal paths 804 .
- the generally orthogonal thermal pathways 840 may be formed, for example, by etching holes through the Passivation Layer and the BOX layer and filling the holes with the thermally conductive material, using known techniques.
- Each generally orthogonal thermal pathway 840 may be capped by a thermal pad 806 made of a thermally conductive material. If the thermal pathways 840 are made of copper, then the material for the thermal pads 806 would generally be aluminum, to avoid oxidation of the copper.
- the thermal pads 806 may be fashioned as part of the RDL process for forming a CAS gate for the FET device 802 , as in FIGS. 5, 6A, and 6B . Of course, other heat conducting materials compatible with IC fabrication processes may be used for both the generally orthogonal thermal pathways 840 and the thermal pads 806 .
- STI trenches for the electrically isolating structures 828 is particularly beneficial, since STI trenches can be made very narrow (e.g., about 200 nm, or 2000 ⁇ ngströms) and they run the entire width of the active transistor region (i.e., silicon island 822 ). Accordingly, the thermal resistance from the FET device 802 to the electrically-isolated, laterally-extending thermal paths 804 through STI trenches is much less than the thermal resistance through to either the top or the bottom of the completed SOI IC structure 800 .
- one or more generally orthogonal thermal pathways may be formed in thermal contact with the electrically-isolated edge portions 822 a , 822 b of the silicon island 822 so as to be thermally coupled to the edge portions 822 a , 822 b .
- Such orthogonal thermal pathways may then be thermally coupled to lateral thermal paths formed from a metallization layer or layers other than M1.
- Other generally orthogonal thermal pathways 840 and corresponding thermal pads 806 may then be thermally coupled to the lateral thermal paths, similar to the configuration of FIG. 8B .
- electrically isolated in the context of this disclosure, refers to substantially isolated from direct current flow.
- AC coupling through capacitor-like structures is inherent in conductor/insulator/conductor structures such as described above. Such AC coupling can be managed and mitigate by known design techniques.
- FIG. 9 is a cross-sectional view of one embodiment of an SOI IC structure 900 for a single FET structure (within the dotted oval 302 ) which has been configured to conduct heat away from the FET device 302 to the “bottom” of the IC structure 900 , as depicted by heat flow arrows 902 .
- the IC structure 900 is formed in essentially the same manner as the IC structure of FIGS. 7 and 8A . Thus, as in FIG.
- the thermally-conductive M1 layer is patterned to form one or more electrically-isolated, laterally-extending thermal paths having a near portion 804 a in thermal contact with the FET device 302 and a far portion 804 b spaced away from the FET device 302 in a lateral direction, in the manner described above.
- a CAS gate 504 may be formed with respect to the FET device 302 before adding the insulating LDC handle wafer 502 , as described above.
- the metal interconnect layers 304 can be patterned and interconnected, in known fashion, to provide lateral thermal pathways and vertical thermal pathways (e.g., “vertical” with respect to the plane of the FET device 302 in FIG. 9 ).
- vertical structures in the metal interconnect layers e.g., vias
- the M5 metal interconnect layer is thermally coupled to the PCB 402 through the conductive vias 406 and solder bumps 404 .
- An advantage of the configuration shown in FIG. 9 is that essentially no added fabrication steps are needed, since the metal interconnect layers 304 for the thermal vias (i.e., generally orthogonal, electrically-isolated, thermal pathways) are formed as part of the normal fabrication process for the IC structure.
- FIGS. 8A-8B and 9 utilize electrically isolating structures 828 (e.g., STI trenches) to electrically isolate the portion of a silicon island 822 containing a FET device 802 from edge portions 822 a , 822 b of the silicon island 822 , and then using a metallization layer (typically the M1 layer) for electrically-isolated, laterally-extending thermal paths 804 from the edge portions 822 a , 822 b away from the FET device 802 , 302 .
- a metallization layer typically the M1 layer
- these STI-like structures are quite large when compared to a typical MOS gate oxide (GOX) thickness, which may be less than 30 ⁇ ngströms thick.
- GOX MOS gate oxide
- the electrically-isolated, laterally-extending thermal paths 804 may instead take advantage of and include one or more dummy gates each comprising a polysilicon gate-like structure formed on GOX over an extended active region (typically in the gate length, L, direction) and specially configured to conduct heat in the following sequence: laterally away from a FET along the extended active region; vertically through the thin (i.e., low thermal resistance) GOX; laterally along the dummy gates; vertically to regions of the M1 layer in contact with the dummy gate; and finally to generally orthogonal thermal pathways (e.g., vertical heat pipes and/or interconnection metallization structures) to external heat sinks (e.g., the externally accessible thermal pads 806 of FIG. 8B ), thereby avoiding utilizing higher thermal resistance STI-like structures.
- dummy gates each comprising a polysilicon gate-like structure formed on GOX over an extended active region (typically in the gate length, L, direction) and specially configured to conduct heat in the following sequence
- FIG. 10A is a top plan view of a conventional SOI IC FET structure 1000 at an intermediate stage of fabrication.
- FIG. 10B is a cross-sectional view of the SOI IC FET structure 1000 of FIG. 10A at a later stage of fabrication, taken along line A-B of FIG. 10A .
- a silicon island 1002 encompasses a FET comprising a source region underlying a metallization layer 1004 with associated contacts 1004 a , and a drain region underlying a metallization layer 1006 with associated contacts 1006 a .
- the source and drain regions are separated by a body B underlying and defined by a gate 1008 .
- the gate 1008 is typically made of polysilicon overlying a gate oxide layer 1012 grown on the silicon island 1002 .
- dummy gates 1010 (“X” elements in FIG. 10B ) may be formed when the gate 1008 is formed, and used for various purposes (e.g., electrical isolation, to meet particular design rule density constraints, etc.).
- the dummy gates 1010 are generally made of polysilicon overlying the gate oxide 1012 on the silicon island 1002 , typically with an over-layer of silicide, and extending beyond the edges of the silicon island 1002 .
- the dummy gates 1010 are not electrically connected, and they do not always have doped (e.g., N+) regions or silicide regions implanted in the active region separating adjacent dummy gates 1010 (N+ and silicide regions are not shown in FIG. 10B ).
- the main barrier to heat flow within IC FETs is the many different layers of ILD (e.g., SiO 2 ) or other insulating layers.
- ILD e.g., SiO 2
- the STI separation regions described above may be made quite narrow by lateral dimension standards, typically about 2000 ⁇ ngströms.
- one of the thinnest insulators in a FET, and therefore the lowest thermal resistance path (of the insulating layers in an IC FET) is through the gate oxide 1012 , with typical thicknesses of tens of ⁇ ngströms.
- the gate material typically polysilicon, is a relatively good thermal conductor. These characteristics can be adapted to provide lateral thermal paths to conduct heat away from a FET.
- FIG. 11A is a top plan view of a SOI IC FET structure 1100 at an intermediate stage of fabrication, including thermally-coupled dummy gates 1010 .
- FIG. 11B is a cross-sectional view of the SOI IC FET structure 1100 of FIG. 11A after application of back-side access process, such as SLT. More specifically, FIG. 11B is a cross-sectional view taken along both line C-D (for foreground features) and line A-B (for background features) of FIG. 11A .
- the transistor structure of FIG. 11A i.e., from the cross-section taken through line A-B of FIG. 11A ) is shown within oval 1101 of FIG. 11B in dotted outline for reference.
- FIG. 11B are from the cross-section though line C-D of FIG. 11A (line C-D does not cut through the transistor).
- the gate oxide 1012 layer while appearing to overlay the source S and drain D of the transistor, does not do so, but instead would be configured as in FIG. 10B near the transistor.
- one or more of the dummy gates 1010 are formed so as to extend out beyond the edge of the silicon island 1002 .
- One or more of the dummy gates 1010 are connected by one or more thermally conductive structures 1102 that may extend to heat release pads 1104 .
- the thermally conductive structure 1102 may be, for example, part of the M1 layer connected to the dummy gates 1010 by thermally-conductive vias 1106 , as shown in FIG. 11B .
- Heat generated by the FET is conducted by the “near” (with respect to the FET) dummy gates 1010 through the vias 1106 to the thermally conductive structures 1102 of the M1 layer, and thence laterally to “far” heat release pads 1104 ( FIG. 11A ).
- each heat release pad 1104 may be thermally coupled to a generally orthogonal thermal pathway and thence to a thermal pad 806 on the BOX side of the structure.
- Each heat release pad 1104 also may be thermally coupled to patterned metal interconnect layers 1108 (such as M1-M5) of the device superstructure and to thermal vias 1112 .
- Heat from the FET to the heat release pads 1104 thus flows through the entire area of the silicon island 1002 that is covered by the dummy gates 1010 , passing through the extremely thin gate oxide material underneath the dummy gates 1010 .
- the illustrated “trenchless” configuration reduces thermal resistance substantially (by as much as the ratio of the planar width of an STI trench to the thickness of a gate oxide), due to elimination of the series thermal resistance of the STI trench.
- An additional advantage of this embodiment is that the thermally conductive polysilicon dummy gates 1010 are often thicker than the underlying silicon island 1002 , further reducing lateral thermal resistance.
- FIG. 11A shows two thermally conductive structures 1102 and associated heat release pads 1104 coupled to the pairs of dummy gates 1010 at the left side of the illustrated silicon island 1002
- one thermally conductive structure 1102 and associated heat release pad 1104 may be sufficient (particularly on the drain D side of the FET); such a configuration may also require less area on an IC. Since the dummy gates 1010 extend past both the left and right sides of the illustrated silicon island 1002 , thermally conductive structures 1102 and associated heat release pads 1104 may be formed on both the left side (as shown) and right side (not shown) of the silicon island 1002 .
- thermally conductive structures 1102 and associated heat release pads 1104 are shown coupled to pairs of dummy gates 1010 , in general, thermally conductive structures 1102 and associated heat release pads 1104 may be coupled to one or more dummy gates 1010 .
- the illustrated groups (i.e., two or more per drain and/or source side of the FET) of dummy gates may be replaced with a single wide dummy gate (in effect, the dummy gate would thermally short out the active area).
- connection of the thermally conductive structures 1102 to the dummy gates 1010 may be made at positions other than an end (i.e., along dashed line A-B through thermal vias to electrically isolated thermally conductive structures 1102 ), and more than one thermally conductive structure 1102 per “side” of the gate 1008 may be used.
- One or more of the dummy gates 1010 may be interconnected to one or more other dummy gates 1010 by, for example, using polysilicon “straps” (such as strap 1010 a in FIG. 11A ) to span two or more dummy gates 1010 and thus increase the number of thermal pathways.
- One or more straps 1010 a can be formed at the ends of the dummy gates 1010 or across the middle portions of the dummy gates 1010 . Such a configuration may better collect heat for conduction through the thermally conductive structures 1102 .
- extensions of the M1 layer of the thermally conductive structure 1102 may be deposited over substantially the length of one or more dummy gates 1010 and thermally coupled to those dummy gates 1010 by thermally-conductive vias, similar to the vias 11010 shown in FIG. 11B .
- one such extension 1110 of the M1 layer is shown overlying the uppermost dummy gate 1010 ; such a structure is often called a “strapped gate”, meaning metal contacts the polysilicon over the active area.
- the M1 layer provides even better thermal conductivity than the polysilicon of the dummy gates 1010 , and accordingly such a configuration allows better control of heat.
- FIG. 12 is a process flow diagram 1200 of a first method of fabricating a low parasitic capacitance transistor.
- the method includes: fabricating at least one electronic circuit element (e.g., a field effect transistor) in and/or on a silicon active layer on a buried oxide layer on a silicon substrate (Block 1202 ); fabricating a connectivity layer comprising one or more metal interconnect layers embedded in insulating dielectric material on the silicon active layer (Block 1204 ); attaching the connectivity layer to a handle wafer comprising an insulating low dielectric constant substrate (Block 1206 ); removing the silicon substrate from the buried oxide layer (Box 1208 ); and fabricating an insulating dielectric material layer on the buried oxide layer (Box 1210 ).
- at least one electronic circuit element e.g., a field effect transistor
- a connectivity layer comprising one or more metal interconnect layers embedded in insulating dielectric material on the silicon active layer
- Block 1206 attaching the connectivity layer to a handle wafer comprising an
- FIG. 13 is a process flow diagram 1300 of a second method of fabricating a low parasitic capacitance transistor.
- the method includes: fabricating at least one electronic circuit element (e.g., a field effect transistor) in and/or on a silicon active layer on a buried oxide layer on a silicon substrate (Block 1302 ); fabricating a connectivity layer comprising one or more metal interconnect layers embedded in insulating dielectric material on the silicon active layer (Block 1304 ); fabricating a passivation layer on the connectivity layer (Block 1306 ); attaching the passivation layer to a first handle wafer (Block 1308 ); removing the silicon substrate from the buried oxide layer (Box 1310 ); fabricating an insulating dielectric material layer on the buried oxide layer (Box 1312 ); attaching the insulating dielectric material layer to a second handle wafer comprising an insulating low dielectric constant substrate (Block 1314 ); and removing the first handle wafer (Block 1316 ).
- the above methods may include one or more of the following: fabricating at least one air cavity in the insulating low dielectric constant substrate proximate the one or more metal interconnect layers; wherein the insulating low dielectric constant substrate is one of the following: glass, quartz, fused silica, sapphire, aluminum nitride, silicon carbide, high temperature co-fired ceramic (HTCC), or low temperature co-fired ceramic (LTCC); wherein the insulating low dielectric constant substrate has a dielectric constant less than the dielectric constant of silicon; wherein the insulating low dielectric constant substrate has a dielectric constant no greater than about 10.8; wherein the insulating low dielectric constant substrate has a dielectric constant less than about 7.
- the insulating low dielectric constant substrate is one of the following: glass, quartz, fused silica, sapphire, aluminum nitride, silicon carbide, high temperature co-fired ceramic (HTCC), or low temperature co-fired ceramic (LTCC); wherein the insulating low dielectric constant substrate
- the insulating low dielectric constant substrate may include one or more air cavities proximate the one or more metal interconnect layers or active transistor regions.
- the thermal extraction structures and configurations of this disclosure and as taught in U.S. patent application Ser. No. 16/040,295 may be included.
- the CAS gate structures and configurations of this disclosure and as taught in U.S. patent application Ser. No. 15/920,321 may be included.
- proximate means “close” or “very near”; “proximate” thus encompasses “adjoining” and “adjacent”, but does not exclude intervening structures or layers that may somewhat space a first structure or element from a second structure or element.
- MOSFET means any field effect transistor (FET) with an insulated gate and comprising a metal or metal-like, insulator, and semiconductor structure.
- metal or metal-like include at least one electrically conductive material (such as aluminum, copper, or other metal, or highly doped polysilicon, graphene, or other electrical conductor), “insulator” includes at least one insulating material (such as silicon oxide or other dielectric material), and “semiconductor” includes at least one semiconductor material.
- radio frequency refers a rate of oscillation in the range of about 3 kHz to about 300 GHz. This term also includes the frequencies used in wireless communication systems.
- An RF frequency may be the frequency of an electromagnetic wave or of an alternating current in a circuit.
- IC integrated circuit
- MOSFET complementary metal-oxide-semiconductor
- Integrated circuit embodiments may be fabricated using any suitable substrates and processes, including but not limited to standard bulk silicon, silicon-on-insulator (SOI), and silicon-on-sapphire (SOS).
- SOI silicon-on-insulator
- SOS silicon-on-sapphire
- the invention may be implemented in other transistor technologies such as bipolar, GaAs HBT, GaN HEMT, GaAs pHEMT, and MESFET technologies.
- inventive concepts described above are particularly useful with an SOI-based fabrication process (including SOS), and with fabrication processes having similar characteristics. Fabrication in CMOS on SOI or SOS processes enables circuits with low power consumption, the ability to withstand high power signals during operation due to FET stacking, good linearity, and high frequency operation (i.e., radio frequencies up to and exceeding 50 GHz). Monolithic IC implementation is particularly useful since parasitic capacitances generally can be kept low (or at a minimum, kept uniform across all units, permitting them to be compensated) by careful design.
- Voltage levels may be adjusted, and/or voltage and/or logic signal polarities reversed, depending on a particular specification and/or implementing technology (e.g., NMOS, PMOS, or CMOS, and enhancement mode or depletion mode transistor devices).
- Component voltage, current, and power handling capabilities may be adapted as needed, for example, by adjusting device sizes, serially “stacking” components (particularly FETs) to withstand greater voltages, and/or using multiple components in parallel to handle greater currents.
- Additional circuit components may be added to enhance the capabilities of the disclosed circuits and/or to provide additional functionality without significantly altering the functionality of the disclosed circuits.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Chemical & Material Sciences (AREA)
- Materials Engineering (AREA)
- Geometry (AREA)
- Thin Film Transistor (AREA)
Abstract
Description
- The present application claims priority to U.S. provisional Patent Application No. 62/712,845, filed on Jul. 31, 2018, for a “Low Parasitic Capacitance RF Transistors”, which is herein incorporated by reference in its entirety.
- This invention may be related to the following patent applications, all assigned to the assignee of the present invention, the contents of all of which are incorporated by reference:
-
- U.S. patent application Ser. No. 15/920,321, filed Mar. 13, 2018, entitled “Semiconductor-on-Insulator Transistor with Improved Breakdown Characteristics”;
- U.S. patent application Ser. No. 16/040,295, filed Jul. 19, 2018, entitled “Thermal Extraction of Single Layer Transfer Integrated Circuits”;
- U.S. patent application Ser. No. 16/040,390, filed Jul. 19, 2018, entitled “SLT Integrated Circuit Capacitor Structure and Methods”.
- This invention relates to electronic integrated circuits, and more particularly to electronic integrated circuits having transistors fabricated with semiconductor-on-insulator technology.
- Virtually all modern electronic products—including laptop computers, mobile telephones, and electric cars—utilize complementary metal oxide semiconductor (CMOS) field-effect transistor (FET) integrated circuits (ICs) as switching devices, particularly for switching of radio frequency (RF) signals. In many cases, CMOS ICs are fabricated using a semiconductor-on-insulator process, such as silicon-on-insulator (SOI) or germanium-on-insulator. SOI transistors in which the electrical insulator is aluminum oxide (i.e., sapphire) are also called silicon-on-sapphire or “SOS” devices. CMOS SOI FET circuitry generally comprises an n-type SOI FET and a p-type SOI FET.
-
FIG. 1 is a cross-sectional view of a prior art n-type SOI FET 100 fabricated on a buried oxide (BOX)layer 102, generally silicon dioxide, SiO2, formed on asilicon substrate 104. The FET structure includes a doped source S spaced from a doped drain D by a body of opposite doping (for so-called enhancement-mode FETs), in and/or on a siliconactive layer 106 on theBOX layer 102. A conductive Gate (typically metal or polysilicon), spaced by an insulator 108 (e.g., an oxide), defines the Body. As is known in the art, a silicide layer (not shown) is generally formed over the source, drain, and gate regions, and one or more metal interconnect layers (not shown) and one or more insulating dielectric material (ILD) layers 110 (e.g., an oxide or nitride), and a passivation layer (not shown inFIG. 1 , but seeFIG. 4 ) are typically formed over the FET structure to provide circuit connections, insulation, and environmental protection. The various layers of the FET structure may be formed by implantation, diffusion, and/or deposition, in known fashion. As is known in the art, p-type SOI FETs have a similar structure, but with different dopants. - Fabrication of the SOI
FET 100 structure avoids certain parasitic effects typical of bulk silicon (Si) CMOS ICs. However, theBOX layer 102 introduces some problems of its own, such as parasitic capacitive coupling to the substrate, creation of a so-called “back channel”transistor 112, a thermal barrier to heat flow, and a voltage breakdown path to the substrate. Capacitive coupling to/from the substrate can cause numerous side effects for analog and digital transistors, such as increased leakage current, lower breakdown voltage, crosstalk, increased junction temperature, and linearity degradation, all as compared to a bulk silicon transistor or to a SOI transistor with a truly insulating substrate, such as SOS. For RF transistors, additional side effects, especially for RF switches, are insertion loss, isolation, non-ideal voltage division of stacked transistors, and distortion (also known as non-linearity). - As described in U.S. patent application Ser. No. 15/920,321, referenced above, it is possible to mitigate some of the parasitic side effects using a fabrication technique called Single Layer Transfer, or SLT. The SLT process flips an entire SOI transistor structure upside down with mechanical support provided by a so-called handle wafer, typically of silicon.
FIG. 2 is a cross-sectional view of a prior art SLT transistor. Essentially, the “top” of the FET structure ofFIG. 1 is bonded to ahandle wafer 202 and theoriginal substrate 104 is removed (silicide layer and metal interconnect layers not shown for clarity). Asecond ILD layer 204 may be formed on the newly exposed BOX layer for insulation and environmental protection. -
FIG. 3 is a more detailed cross-sectional view of anSLT transistor 300 having a source, a drain, and gate (all within the dotted oval 302) with internalmetal interconnect layers 304 plus a redistribution layer (RDL) 306. More specifically, referring toFIG. 3 , theRDL 306 comprises a conductive (e.g., metal) layer configured to control capacitive back channel parasitic effects using a conductive aligned supplemental (“CAS”)gate 306 a formed over the addedILD layer 204, as further described in U.S. patent application Ser. No. 15/920,321. In the illustrated example, the internal metal interconnect layers 304 (example layers M1-M5 are shown, interspersed by layers of insulating dielectric material) are generally formed within theILD layers 110, which insulates most of theactive layer 106 from the first (M1) metal interconnect layer, except where holes or vias for electrical contacts to the gate, source, and drain are formed (omitted for clarity). Note that theILD layers 110, while shown as a unitary element inFIG. 3 (and the other figures), is generally built up as multiple layers during the formation of themetal interconnect layers 304. Thus, themetal interconnect layers 304 are effectively embedded in theILD layers 110, with electrical connections made betweenmetal interconnect layers 304 by, for example, conductive vias formed by etching and filling holes in theILD layers 110. - The basic transistor structure, including internal
metal interconnect layers 304, is generally formed inside a CMOS fabrication facility while theRDL 306 is typically formed after the SLT “flipping” process step. Thus, theRDL 306 is added after wafers have completed most or all of the CMOS fabrication process. - While the
RDL 306 andCAS gate 306 a shown inFIG. 3 can control parasitic back channel effects, in regions proximate the transistor active region (which is within the dotted oval 302), theRDL 306 is spaced from the transistor active region by a relatively thick insulating layer 204 (typically an insulating dielectric material like SiO2) and, in some cases, by apassivation layer 206, both of which are poor thermal conductors. Since transistors create heat that must be removed, removing heat from the SLT transistor can be difficult, leading to numerous degradations such as transistor performance and reliability. Some structures and methods for mitigating this heat flow problem are taught in U.S. patent application Ser. No. 16/040,295, referenced above. - An additional issue with the structure shown in
FIG. 3 is that the metal interconnect layers 304 (particularly the thicker M5 and M4 layers) are in close proximity to thesilicon handle wafer 202, which can cause similar or larger parasitic effects as discussed for the structure inFIG. 1 . -
FIG. 4 is a cross-sectional view of an “inverted” image of one field effect transistor structure 400 (within the dotted oval 302) of a prior art SOI FET IC (with internalmetal interconnect layers 304 shown) attached to a printed circuit board (PCB) 402. The illustrated fieldeffect transistor structure 400 includes apassivation layer 408 covering the exposed surface of theILD layer 110.FIG. 4 depicts theFET structure 400 after flip-chip solder bumping and die attachment to thePCB 402 through terminals comprisingsolder bumps 404 in contact withconductive vias 406 to at least onemetal interconnect layer 304. As can be seen, thesilicon substrate 104 is still adjacent theback channel 112 of the SOI transistor, causing the RF parasitic effects discussed above. - Accordingly, in conventional CMOS SOI ICs, either the transistor active region is adjacent to a silicon substrate (as in
FIG. 1 andFIG. 4 ), or is connected to metal interconnect layers which are adjacent to a silicon handle wafer (as inFIG. 3 ). Either way, the silicon substrate/handle wafer couples to signals carried by the transistor and its interconnected metal layers, inducing insertion loss, non-linearity, reduced isolation, non-ideal voltage division of stacked transistors, and other parasitic effects discussed above. - The prior art structures descried with respect to
FIGS. 1-4 all include a silicon substrate/handle wafer on either a top or bottom surface. In either case, various types of coupling to the silicon substrate/handle wafer reduces performance, as described above. It is a main purpose of the present invention to maintain the various benefits of the transistor structures shown inFIGS. 1-4 while eliminating the silicon substrate/handle wafer and its deleterious side effects. - The present invention encompasses transistor structures, particularly RF MOSFET signal switches, that have low parasitic capacitance, and methods for fabricating such transistor structures. The transistor structures include an insulating low dielectric constant first or second handle wafer.
- In one embodiment, a Single Layer Transfer, or SLT, fabrication technique is utilized. For example, an SOI transistor is fabricated in conventional fashion on a silicon substrate (up to a point), then flipped onto a handle wafer comprising an insulating low dielectric constant (LDC) substrate, at which point the original silicon substrate is removed. The entire structure is then flipped back to its original fabrication orientation, meaning the BOX layer and active layer are now on the “bottom” of the stacked structure. Accordingly, the insulating LDC handle wafer is now positioned “above” the metal interconnect layers of the original SOI transistor/metal layer stack in place of the silicon substrate of conventional SLT designs.
- In another embodiment, a Double Layer Transfer, or DLT, fabrication technique is utilized. For example, an SOI transistor is fabricated in conventional fashion on a silicon substrate (up to a point), then flipped onto a first handle wafer, at which point the original silicon substrate is removed. The exposed top of the transistor structure is then bonded to a second handle wafer comprising an insulating LDC handle wafer, and the first handle wafer is removed. Accordingly, an insulating LDC substrate has replaced the silicon substrate of prior art structures.
- In some embodiments, the insulating LDC handle wafer is selectively etched or ground to create at least one air cavity before bonding to the transistor structure, thereby further reducing the effective dielectric constant of material surrounding an RF FET.
- Use of an insulating LDC handle wafer reduces insertion loss and non-linearity, increases isolation, provides for more ideal voltage division of stacked transistors, enables a higher Q factor due to lower coupling losses, and otherwise mitigates the parasitic effects discussed above.
- Variant embodiments may include additional structures to mitigate or eliminate thermal conductivity problems.
- The details of one or more embodiments of the invention are set forth in the accompanying drawings and the description below. Other features, objects, and advantages of the invention will be apparent from the description and drawings, and from the claims.
-
FIG. 1 is a cross-sectional view of a prior art n-type SOI FET fabricated on a buried oxide (BOX) layer, generally silicon dioxide, SiO2, formed on a silicon substrate. -
FIG. 2 is a cross-sectional view of a prior art SLT transistor without metal interconnect layers, for clarity. -
FIG. 3 is a more detailed cross-sectional view of an SLT transistor having a source, a drain, and gate (all within the dotted oval) with internal metal interconnect layers plus a redistribution layer (RDL). -
FIG. 4 is a cross-sectional view of an “inverted” image of one field effect transistor structure (within the dotted oval) of a prior art SOI FET IC (with internal metal interconnect layers shown) attached to a printed circuit board (PCB). -
FIG. 5 is a cross-sectional view of a first embodiment of an RF SLT SOI transistor having a source, a drain, and gate (all within the dotted oval) according to the present invention, after attachment to a printed circuit board (PCB). -
FIG. 6A is a cross-sectional view of a second embodiment of an RF SLT SOI transistor according to the present invention, after attachment to a PCB. -
FIG. 6B is a cross-sectional view of a third embodiment of an RF SLT SOI transistor according to the present invention, showing two air cavities. -
FIG. 6C is a plan view of a rectangular section of an insulating LDC handle wafer having a plurality of perforations. -
FIG. 6D is a cross-sectional view of the rectangular section ofFIG. 6C , taken along line A-A. -
FIG. 7 is a cross-sectional view of a first embodiment of an RF DLT SOI transistor according to the present invention, after attachment to a PCB. -
FIG. 8A is a top plan view of an SOI IC FET structure having heat extraction structures, at an intermediate stage of fabrication. -
FIG. 8B is a cross-sectional view of the SOI IC FET structure ofFIG. 8A at a later stage of fabrication, taken along dashed line A-B ofFIG. 8A . -
FIG. 9 is a cross-sectional view of one embodiment of an SOI IC structure for a single FET which has been configured to conduct heat away from the FET to the “bottom” of the IC structure, as depicted by heat flow arrows. -
FIG. 10A is a top plan view of a conventional SOI IC FET structure at an intermediate stage of fabrication. -
FIG. 10B is a cross-sectional view of the SOI IC FET structure ofFIG. 10A at a later stage of fabrication, taken along line A-B ofFIG. 10A . -
FIG. 11A is a top plan view of a SOI IC FET structure at an intermediate stage of fabrication, including thermally-coupled dummy gates. -
FIG. 11B is a cross-sectional view of the SOI IC FET structure ofFIG. 11A after application of back-side access process, such as SLT. -
FIG. 12 is a process flow diagram of a first method of fabricating a low parasitic capacitance transistor. -
FIG. 13 is a process flow diagram of a second method of fabricating a low parasitic capacitance transistor. - Like reference numbers and designations in the various drawings indicate like elements.
- The present invention encompasses transistor structures, particularly RF MOSFET signal switches, that have low parasitic capacitance, and methods for fabricating such transistor structures. The transistor structures include an insulating low dielectric constant first or second handle wafer.
- Relative Dimensions and Orientations in the Drawings
- With respect to the figures referenced in this disclosure, note that the dimensions for the various elements are not to scale; some dimensions have been greatly exaggerated vertically and/or horizontally for clarity or emphasis. In addition, references to orientations and directions (e.g., “top”, “bottom”, “above”, “below”, “lateral”, “orthogonal” etc.) are relative to the example drawings, and not necessarily absolute orientations or directions.
- Single Layer Transfer Embodiments
-
FIG. 5 is a cross-sectional view of afirst embodiment 500 of an RF SLT SOI transistor having a source, a drain, and gate (all within the dotted oval 302) according to the present invention, after attachment to a printed circuit board (PCB). As can be seen, the structure has eliminated thesilicon substrate 104 of the prior art (seeFIG. 4 ). More particularly, the SOI transistor is fabricated in conventional fashion on a silicon substrate (up to a point), then flipped onto ahandle wafer 502 comprising an insulating low dielectric constant (LDC) substrate, at which point the original silicon substrate is removed. The entire structure is then flipped back to its original fabrication orientation, meaning theBOX layer 102 andactive layer 106 are now on the “bottom” of the stacked structure, relative to the depiction ofFIG. 5 . The insulatingLDC handle wafer 502 is now positioned “above” the metal interconnect layers 304 (e.g., M1-M5) of the original SOI transistor/metal layer stack in place of the silicon substrate of conventional SLT designs. Thereafter, additional steps may be performed, such as flip-chip solder bumping (e.g., to connections through theBOX layer 102 andactive layer 106 of the transistor structure) and die attachment to a PCB. For example,FIG. 5 depicts theFET embodiment 500 after flip-chip solder bumping and die attachment to aPCB 402 through terminals comprising solder bumps 404 in contact withconductive vias 406.FIG. 5 also shows that the SLT process enables formation of aCAS gate 504 proximate the active transistor region (within dotted oval 302) to control capacitive back channel parasitic effects, as further described in U.S. patent application Ser. No. 15/920,321 (electrical connections to theCAS gate 504 omitted for clarity). - An insulating
LDC handle wafer 502 provides the mechanical support needed for the transistor structure, necessary because the transistorstructural stack 506 is quite thin (e.g., about 10 microns in common FET manufacturing processes). The thin transistorstructural stack 506 is extremely fragile and requires a support structure sufficiently rigid and robust to allow subsequent process steps (e.g., die singulation, die picking and placing, etc.) to be performed with acceptable yield levels. In this example, thethickness 508 of the insulatingLDC handle wafer 502 may be about 500-700 microns. However, athickness 508 of less than 500 microns (e.g., 100-200 microns) may be used for many mobile applications where thinness is at a premium (e.g., cellular smart phones). - The insulating
LDC handle wafer 502 should be selected so as to exhibit two separate characteristics: being a good electrical insulator and having low dielectric constant. Advantages of being a good electrical insulator are higher Q factor and linearity. For this aspect, the insulatingLDC handle wafer 502 may be, for example, glass (e.g., low alkali glass or soda lime glass), quartz or fused silica, sapphire, aluminum nitride, silicon carbide, high temperature co-fired ceramic (HTCC), or low temperature co-fired ceramic (LTCC). - Advantages of having a low dielectric constant are low insertion loss, better isolation, and better voltage division. Importantly, the insulating
LDC handle wafer 502 should have a smaller dielectric constant than a silicon substrate. As one example, in one embodiment, a selected glassLDC handle wafer 502 has a dielectric constant ε of about 5.8, while a typical silicon substrate has a dielectric constant of about 11.7 (and may be as high as 12.9 for some types). Typical dielectric constants at 18 GHz for the example insulatingLDC handle wafer 502 materials listed above are: glass (˜5.8 to ˜6.72, although some types of glass may be higher), quartz or fused silica (˜3.8 to ˜4.2), sapphire (˜9.4 perpendicular to C-axis), aluminum nitride (˜8.8 to ˜10.8), silicon carbide (˜9.66 to ˜10.03 static, ˜6.52 to ˜6.6.7 for high frequencies), high temperature co-fired ceramic (HTCC) (˜10), or low temperature co-fired ceramic (LTCC) (˜5 to ˜9). - A third characteristic, high thermal conductivity, would be advantageous, but the few materials with high resistivity, low dielectric constant, and high thermal conductivity characteristics—such as aluminum nitride or silicon carbide—generally have other issues, such as cost, manufacturability, or relatively high dielectric constants, that may restrict their use for some applications.
- Replacing a conventional silicon substrate with an insulating
LDC handle wafer 502 having good electrical insulation and a dielectric constant less than the dielectric constant of silicon reduces or eliminates nonlinear effects of silicon that may be induced by voltages on the transistorstructural stack 506 and that couple back to the active transistor region, thereby distorting signals applied to the transistor. Accordingly, use of an insulatingLDC handle wafer 502 reduces insertion loss and non-linearity, increases isolation, provides for more ideal voltage division of stacked transistors, enables a higher Q factor due to lower coupling losses, and otherwise mitigates the parasitic effects discussed above. - The transistor structure shown in
FIG. 5 may also include heat extraction structures (see more detailed discussion below with respect toFIGS. 8-11 ) as taught in U.S. patent application Ser. No. 16/040,295, and/or RDL back gate structures on the (now) bottom surface of the IC (one example is shown as CAS gate 504) as taught in U.S. patent application Ser. No. 15/920,321, with those structures typically formed before solder bumps are added for attachment to a PCB. -
FIG. 6A is a cross-sectional view of asecond embodiment 600 of an RF SLT SOI transistor according to the present invention, after attachment to a PCB. In this embodiment, an insulating LDC handle wafer 502 (e.g., glass) has been selectively etched or ground to create at least oneair cavity 602 before bonding to the transistor structure. As one example, a glass insulating LDC handle wafer would be etched in a region proximate the metal interconnect layers of a FET to create at least one air cavity. Since the dielectric constant ε of air is about 1.0, the air cavity or cavities further reduce parasitic capacitive coupling. Accordingly, use of an insulatingLDC handle wafer 502 etched to create at least one air cavity proximate the metal interconnect layers of an RF FET further reduces the effective dielectric constant of material surrounding the RF FET. Such an embodiment could be highly advantageous when using a material such as aluminum nitride or silicon carbide for theLDC handle wafer 502 to obtain high thermal conductivity while mitigating the relatively higher dielectric constant of such materials. Thus, capacitive coupling between nearby transistors will be reduced, thereby increasing isolation between them. Capacitive coupling between the source and drain sides of each transistor will also decrease, thereby reducing the OFF capacitance (COFF) of the transistor, thus increasing the transistor's figure of merit for switching (equal to the ON resistance RON multiplied by COFF). In one embodiment of the air cavity configuration shown inFIG. 6A , COFF improved by about 30% compared to a similar embodiment having the non-cavity configuration shown inFIG. 5 . -
FIG. 6A shows an insulatingLDC handle wafer 502 having asingle air cavity 602 proximate a single transistor structure. In alternative embodiments, thesingle air cavity 602 may span multiple transistor structures, including up to all transistor structures on a single integrated circuit die. More than oneair cavity 602 may be used as well. For example,FIG. 6B is a cross-sectional view of athird embodiment 650 of an RF SLT SOI transistor according to the present invention, showing twoair cavities 602. Each of theair cavities 602 is situated over an underlying corresponding portion of the metal interconnect layers 304. The average dielectric constant of the insulatingLDC handle wafer 502 with dual air cavities would still be lower than a solid insulatingLDC handle wafer 502, but would be structurally stronger and more flex resistant than a single air cavity. - It should be noted that in
FIGS. 6A and 6B , the metal interconnect layers 304 generally would extend laterally (both across the page and in-and-out of the page), and the air cavity orcavities 602 generally would extend over those laterally extended metal interconnect layers 304 to provide the benefits of reduced capacitive coupling. Note also that the vertical dimensions of the air cavity orcavities 602 with respect to the insulatingLDC handle wafer 502 as a whole are not to scale. The air cavity orcavities 602 generally should be reasonably deep in order to reduce the dielectric constant of the insulatingLDC handle wafer 502 as seen by nearby transistor structures. For example, if thethickness 508 of an insulatingLDC handle wafer 502 is about 500-700 microns, the thickness 604 (seeFIG. 6A ) of the air cavity orcavities 602 may be about 100-200 microns. -
FIG. 6C is a plan view of a rectangular section of an insulatingLDC handle wafer 502 having a plurality ofperforations 610.FIG. 6D is a cross-sectional view of the rectangular section ofFIG. 6C , taken along line A-A. In both views, the illustrated section of the insulatingLDC handle wafer 502 includes multiple air cavities in the form of theperforations 610, preferably spaced so as to provide at least one an air cavity/perforation proximate each underlying transistor structure, such as the example transistor structure ofFIG. 6B . Theperforations 610 may be formed, for example, by masking and etching a solid insulatingLDC handle wafer 502. The average dielectric constant of the perforated insulatingLDC handle wafer 502 would be lower than a solid insulatingLDC handle wafer 502, but would be structurally stronger and more flex resistant than a single air cavity. In some embodiments, theperforations 610 may instead be formed as “dead end” air cavities (i.e., open only on the side adjacent a transistor structural stack 506), formed, for example, by etching one side of an insulatingLDC handle wafer 502 to a desired depth. - As with the transistor structure shown in
FIG. 5 , the transistor structure shown inFIGS. 6A and 6B may also include additional heat extraction structures (not shown inFIGS. 6A-6B , but seeFIGS. 8-11 ) as taught in U.S. patent application Ser. No. 16/040,295, and/or RDL back gate structures (one example is shown as CAS gate 504) on the (now) bottom surface of the IC as taught in U.S. patent application Ser. No. 15/920,321. - In summary, in one aspect, embodiments of the invention encompass a semiconductor structure comprising a stack of formed layers, including, in relative order (meaning that other, non-listed layers may be included): an insulating low dielectric constant substrate; at least one metal interconnect layer embedded in insulating dielectric material; a silicon active layer including at least one field effect transistor; a buried oxide layer; and an insulating dielectric material layer. In a preferred embodiment, the insulating low dielectric constant substrate includes at least one air cavity formed proximate the at least one metal interconnect layer.
- Dual Layer Transfer Embodiments
- The embodiments of
FIGS. 5, 6A, and 6B all utilize a Single Layer Transfer, or SLT, fabrication technique. An alternative embodiment utilizes a Double Layer Transfer, or DLT, fabrication technique. For example,FIG. 7 is a cross-sectional view of a first embodiment of an RFDLT SOI transistor 700 according to the present invention, after attachment to a PCB. In one process, the SOI transistor is fabricated in conventional fashion on a silicon substrate (up to a point), then flipped onto a first handle wafer (e.g., of silicon, not shown), at which point the original silicon substrate is removed, in known fashion, and a protective layer ofILD 702 is deposited on theBOX layer 102. The exposed top of the transistor structure (the protective layer ofILD 702, in this example) is then bonded to a second handle wafer comprising an insulatingLDC handle wafer 502, and the first handle wafer is removed. Thereafter, additional steps may be performed, such as flip-chip solder bumping (to the metal interconnect layers 304 of the transistor structure) and die attachment to aPCB 402. - Accordingly, an insulating LDC substrate has replaced the silicon substrate of prior art structures using a Double Layer Transfer process. As with the earlier embodiments, the silicon substrate has been eliminated entirely from the structure and the only semiconducting material is the silicon
active layer 106, and FET gates and or non-metal connective structures (typically polysilicon). While the resulting structure has a superficial resemblance to the conventional SOI transistor structure ofFIG. 4 , the SOI transistor structure ofFIG. 4 is fabricated on asilicon substrate 104 and does not make use of any handle wafers. As with the other inventive embodiments described above, the embodiment ofFIG. 7 eliminates the parasitic effects caused by traditional SOI transistors for which a silicon substrate has always been required. - As with the embodiments of
FIGS. 5, 6A, and 6B , the embodiment ofFIG. 7 may utilize an insulatingLDC handle wafer 502 having a single air cavity or multiple air cavities, and one or more air cavities may be formed as perforations through the insulatingLDC handle wafer 502. An advantage of the embodiment ofFIG. 7 is that, while a Double Layer Transfer process is involved in order to provide the insulatingLDC handle wafer 502 in lieu of a high dielectricconstant silicon substrate 104, the process is otherwise compatible with conventional SOI fabrication steps, such as die singulation, dice picking and placement, and solder bumping and die attachment to aPCB 402. - It should be noted that
FIG. 7 as illustrated is the result of a Double Layer Transfer process. In some embodiments, it may be desirable to include a CAS gate for the field effect transistor structure (within the dotted oval 302), as in the embodiment ofFIG. 6B . This may be done, for example, by forming aredistribution layer 306 and then forming a CAS gate (not shown inFIG. 7 , but seeCAS gate 504 inFIG. 6B ) after the first SLT transfer. A layer of ILD may then be formed over theCAS gate 504 andRDL 306, followed by a planarizing polish if needed. Thereafter, the second wafer transfer would be performed, leaving theCAS gate 504 andRDL 306 between theactive layer 106 and the and the insulatingLDC handle wafer 502. - In summary, in one aspect, embodiments of the invention encompass a semiconductor structure comprising a stack of formed layers, including, in relative order (meaning that other, non-listed layers may be included): an insulating low dielectric constant substrate; an insulating dielectric material layer; a buried oxide layer; a silicon active layer including at least one field effect transistor; at least one metal interconnect layer embedded in insulating dielectric material; and a passivation layer.
- Heat Extraction Structures
- The insulating LDC handle wafer 502 (with or without air cavities) proximate the active regions of the transistor structure will increase thermal resistance as compared to the original silicon substrate, so the addition of heat extraction structures offers the highest overall performance for such RF FETs. For example, one or more of the transistor structures shown in
FIGS. 5, 6A, 6B, and 7 may include heat extraction structures as taught in U.S. patent application Ser. No. 16/040,295. More specifically, during fabrication of a FET, one or more electrically-isolated, laterally-extending thermal paths may be formed adjacent the FET and configured to conduct heat laterally away (e.g., “horizontally”) from the FET to generally orthogonal (e.g., “vertical”) thermal pathways (e.g., vias or heat pipes), and thence to corresponding thermal pads externally accessible at the “top” or “bottom” of the completed integrated circuit (IC). Such a thermal extraction configuration is particularly useful for ICs mounted in a “flip-chip” package. - As one example,
FIG. 8A is a top plan view of an SOI IC FET structure 820 having heat extraction structures, at an intermediate stage of fabrication.FIG. 8B is a cross-sectional view of the SOI IC FET structure 820 ofFIG. 8A at a later stage of fabrication, taken along dashed line A-B ofFIG. 8A . In this example, asilicon island 822 has been formed within afield oxide region 824. A silicide layer may be formed in a conventional manner on the exposed surface of thesilicon island 822. Within thesilicon island 822, aFET device 802 has been formed. In addition, thesilicon island 822 is patterned to create electrically isolatingstructures 828 to electrically isolate the portion of thesilicon island 822 containing theFET device 802 fromedge portions silicon island 822. Such electrically isolatingstructures 828 may be made, for example, using shallow trench isolation (STI), a known technique commonly used for preventing electric current leakage between nearby semiconductor device components. One STI process involves etching a pattern of trenches in thesilicon island 822, depositing one or more dielectric materials (such as silicon dioxide) to fill the trenches, and removing the excess dielectric using a technique such as chemical-mechanical planarization. However, other techniques may be used for forming the electrically isolatingstructures 828, such as local oxidation of the silicon regions between transistors (also known as LOCOS isolation). - During the formation of the first metallization connection layer (commonly called “
metal 1” or “M1”) for the IC FET structure 820,electrical connections 826 are made to the various terminals of the FET device 802 (e.g., source, drain, gate). In addition, in the illustrated example, the M1 layer—which is also thermally conductive and patterned over a first interlevel dielectric layer (ILD)—is patterned to form one or more electrically-isolated, laterally-extendingthermal paths 804 each comprising (1) anear portion 804 a in thermal contact, through the ILD, with theedge portion FET device 802, and (2) afar portion 804 b spaced away from theedge portions adjacent FET device 802 in a lateral direction (e.g., “horizontally” inFIG. 8B ). Thefar portions 804 b may be configured as heat release pads sufficiently large so as to enable good thermal contact with generally orthogonalthermal pathways 840. Thenear portions 804 a should be sufficiently close to theFET device 802 so as to be able to thermally conduct a significant amount of heat away from theFET device 802. Thefar portions 804 b should be sufficiently spaced away from theFET device 802 so that thermal connections can be made to those portions, as inFIG. 8B , without being blocked by or interfering with theFET device 802. - In the illustrated example, the generally orthogonal
thermal pathways 840 are thermally coupled to externally accessiblethermal pads 806, which may be coupled to a conventional heat sink. WhileFIG. 8B shows an SLT-type SOI FET and generally orthogonalthermal pathways 840 projecting upward with respect to theFET device 802, in other embodiments, the generally orthogonalthermal pathways 840 may project downward to different externally accessible thermal pads (seeFIG. 9 and accompanying description). - To be clear, heat generated by the FET device 802 (especially at its drain D) will flow laterally through the active region of the
FET device 802, thence through the electrically isolatingstructures 828, and finally throughedge portions edge regions far portions thermal paths 804, respectively, that are patterned from the M1 layer. Since the M1 layer is an excellent heat conductor, thenear portions 804 a will conduct heat to thefar portions 804 b of the electrically-isolated, laterally-extendingthermal paths 804, and ultimately on to an external heat sink (such as thethermal pads 806 inFIG. 8B ). Properly constructed, the near andfar portions thermal paths 804 will enable much lower thermal resistance from theFET device 802 through the generally orthogonalthermal pathways 840 to the externally accessiblethermal pads 806. - Thus, the purpose of the electrically-isolated, laterally-extending
thermal paths 804 is to conduct heat away from theFET device 802 in a lateral direction when fabrication of the IC FET structure 820 is finished. Note that whileFIG. 8A shows electrically-isolated, laterally-extendingthermal paths 804 placed on two sides of theFET device 802, in some embodiments, one electrically-isolated, laterally-extendingthermal path 804 may be sufficient (particularly on the drain D side of the FET device 802); such a configuration may also require less area on an IC. Note also that the material on which the M1 metallization layer is formed (e.g., a silicide) may be etched and backfilled with conductive material to form vias such that the M1 layer is in more direct thermal contact with theedge portions silicon island 822. - In
FIG. 8B , further steps of fabrication using an SLT process are shown. In particular, the IC FET structure 820 ofFIG. 8A has been “flipped” over onto a handle wafer, as described above. Accordingly, theFET device 802 now faces “downward”, away from the “new top” of the entire structure. Thenear portion 804 a of the electrically-isolated, laterally-extendingthermal paths 804 is positioned adjacent arespective edge region far portion 804 b of the electrically-isolated, laterally-extendingthermal paths 804 extends laterally from theFET device 802 sufficient that generally orthogonal (e.g., “vertical”) thermal pathways (e.g., vias or heat pipes) 840 of a thermally conductive material (e.g., copper or aluminum) can be fabricated through the Passivation Layer and the BOX layer to be in intimate thermal contact with thefar portion 804 b of the electrically-isolated, laterally-extendingthermal paths 804. In the illustrated example, the generally orthogonalthermal pathways 840 may be formed, for example, by etching holes through the Passivation Layer and the BOX layer and filling the holes with the thermally conductive material, using known techniques. Note that some fabrication design rules for particular IC foundries may not allow use of a single large diameter orthogonalthermal pathway 840, and accordingly the singlethermal pathways 840 illustrated inFIG. 8B may be replaced by multiple, smaller-diameter thermal pathways 840 (e.g., multiple vias). - Each generally orthogonal
thermal pathway 840 may be capped by athermal pad 806 made of a thermally conductive material. If thethermal pathways 840 are made of copper, then the material for thethermal pads 806 would generally be aluminum, to avoid oxidation of the copper. Thethermal pads 806 may be fashioned as part of the RDL process for forming a CAS gate for theFET device 802, as inFIGS. 5, 6A, and 6B . Of course, other heat conducting materials compatible with IC fabrication processes may be used for both the generally orthogonalthermal pathways 840 and thethermal pads 806. - Of note, using STI trenches for the electrically isolating
structures 828 is particularly beneficial, since STI trenches can be made very narrow (e.g., about 200 nm, or 2000 Ångströms) and they run the entire width of the active transistor region (i.e., silicon island 822). Accordingly, the thermal resistance from theFET device 802 to the electrically-isolated, laterally-extendingthermal paths 804 through STI trenches is much less than the thermal resistance through to either the top or the bottom of the completedSOI IC structure 800. - While using the M1 metallization layer to form the electrically-isolated, laterally-extending
thermal paths 804 is quite convenient from a fabrication point of view, it is also possible to use other metallization layers (including custom layers) or to combine metallization layers. For example, one or more generally orthogonal thermal pathways may be formed in thermal contact with the electrically-isolatededge portions silicon island 822 so as to be thermally coupled to theedge portions thermal pathways 840 and correspondingthermal pads 806 may then be thermally coupled to the lateral thermal paths, similar to the configuration ofFIG. 8B . - It should be understood that “electrically isolated”, in the context of this disclosure, refers to substantially isolated from direct current flow. As a person of skill will understand, AC coupling through capacitor-like structures is inherent in conductor/insulator/conductor structures such as described above. Such AC coupling can be managed and mitigate by known design techniques.
-
FIG. 9 is a cross-sectional view of one embodiment of anSOI IC structure 900 for a single FET structure (within the dotted oval 302) which has been configured to conduct heat away from theFET device 302 to the “bottom” of theIC structure 900, as depicted byheat flow arrows 902. TheIC structure 900 is formed in essentially the same manner as the IC structure ofFIGS. 7 and 8A . Thus, as inFIG. 8A , the thermally-conductive M1 layer is patterned to form one or more electrically-isolated, laterally-extending thermal paths having anear portion 804 a in thermal contact with theFET device 302 and afar portion 804 b spaced away from theFET device 302 in a lateral direction, in the manner described above. As with the embodiment ofFIG. 7 , aCAS gate 504 may be formed with respect to theFET device 302 before adding the insulatingLDC handle wafer 502, as described above. - The metal interconnect layers 304 can be patterned and interconnected, in known fashion, to provide lateral thermal pathways and vertical thermal pathways (e.g., “vertical” with respect to the plane of the
FET device 302 inFIG. 9 ). In particular, vertical structures in the metal interconnect layers (e.g., vias) can be formed to provide generally orthogonal, electrically-isolated, thermal pathways—“thermal vias”—from the metal interconnect layer nearest the FET device 302 (i.e., M1 in this example, and thus including the electrically-isolated, laterally-extendingthermal paths 804 ofFIGS. 8A and 8B ) to the last metal interconnect layer (M5 in this example). Patterning and interconnecting the metal interconnect layers to create such thermal vias would be done as part of normal fabrications steps—that is, no additional fabrication steps would be required, only reconfiguration of the existing masks. In the illustrated example, the M5 metal interconnect layer is thermally coupled to thePCB 402 through theconductive vias 406 and solder bumps 404. - An advantage of the configuration shown in
FIG. 9 is that essentially no added fabrication steps are needed, since the metal interconnect layers 304 for the thermal vias (i.e., generally orthogonal, electrically-isolated, thermal pathways) are formed as part of the normal fabrication process for the IC structure. - The embodiments shown in
FIGS. 8A-8B and 9 utilize electrically isolating structures 828 (e.g., STI trenches) to electrically isolate the portion of asilicon island 822 containing aFET device 802 fromedge portions silicon island 822, and then using a metallization layer (typically the M1 layer) for electrically-isolated, laterally-extendingthermal paths 804 from theedge portions FET device thermal paths 804 may instead take advantage of and include one or more dummy gates each comprising a polysilicon gate-like structure formed on GOX over an extended active region (typically in the gate length, L, direction) and specially configured to conduct heat in the following sequence: laterally away from a FET along the extended active region; vertically through the thin (i.e., low thermal resistance) GOX; laterally along the dummy gates; vertically to regions of the M1 layer in contact with the dummy gate; and finally to generally orthogonal thermal pathways (e.g., vertical heat pipes and/or interconnection metallization structures) to external heat sinks (e.g., the externally accessiblethermal pads 806 ofFIG. 8B ), thereby avoiding utilizing higher thermal resistance STI-like structures. -
FIG. 10A is a top plan view of a conventional SOIIC FET structure 1000 at an intermediate stage of fabrication.FIG. 10B is a cross-sectional view of the SOIIC FET structure 1000 ofFIG. 10A at a later stage of fabrication, taken along line A-B ofFIG. 10A . In the illustrated example, asilicon island 1002 encompasses a FET comprising a source region underlying ametallization layer 1004 with associated contacts 1004 a, and a drain region underlying ametallization layer 1006 with associatedcontacts 1006 a. The source and drain regions are separated by a body B underlying and defined by agate 1008. Thegate 1008 is typically made of polysilicon overlying agate oxide layer 1012 grown on thesilicon island 1002. In some processes, dummy gates 1010 (“X” elements inFIG. 10B ) may be formed when thegate 1008 is formed, and used for various purposes (e.g., electrical isolation, to meet particular design rule density constraints, etc.). Like thegate 1008, thedummy gates 1010 are generally made of polysilicon overlying thegate oxide 1012 on thesilicon island 1002, typically with an over-layer of silicide, and extending beyond the edges of thesilicon island 1002. However, unlike thegate 1008, thedummy gates 1010 are not electrically connected, and they do not always have doped (e.g., N+) regions or silicide regions implanted in the active region separating adjacent dummy gates 1010 (N+ and silicide regions are not shown inFIG. 10B ). - As noted above, the main barrier to heat flow within IC FETs is the many different layers of ILD (e.g., SiO2) or other insulating layers. As has been noted, the STI separation regions described above may be made quite narrow by lateral dimension standards, typically about 2000 Ångströms. However, one of the thinnest insulators in a FET, and therefore the lowest thermal resistance path (of the insulating layers in an IC FET) is through the
gate oxide 1012, with typical thicknesses of tens of Ångströms. Further, the gate material, typically polysilicon, is a relatively good thermal conductor. These characteristics can be adapted to provide lateral thermal paths to conduct heat away from a FET. - As an example,
FIG. 11A is a top plan view of a SOIIC FET structure 1100 at an intermediate stage of fabrication, including thermally-coupleddummy gates 1010.FIG. 11B is a cross-sectional view of the SOIIC FET structure 1100 ofFIG. 11A after application of back-side access process, such as SLT. More specifically,FIG. 11B is a cross-sectional view taken along both line C-D (for foreground features) and line A-B (for background features) ofFIG. 11A . The transistor structure ofFIG. 11A (i.e., from the cross-section taken through line A-B ofFIG. 11A ) is shown within oval 1101 ofFIG. 11B in dotted outline for reference. Other elements ofFIG. 11B are from the cross-section though line C-D ofFIG. 11A (line C-D does not cut through the transistor). In addition, thegate oxide 1012 layer, while appearing to overlay the source S and drain D of the transistor, does not do so, but instead would be configured as inFIG. 10B near the transistor. - In the example illustrated in
FIGS. 11A and 11B , one or more of thedummy gates 1010 are formed so as to extend out beyond the edge of thesilicon island 1002. One or more of thedummy gates 1010 are connected by one or more thermallyconductive structures 1102 that may extend to heatrelease pads 1104. The thermallyconductive structure 1102 may be, for example, part of the M1 layer connected to thedummy gates 1010 by thermally-conductive vias 1106, as shown inFIG. 11B . Heat generated by the FET is conducted by the “near” (with respect to the FET)dummy gates 1010 through thevias 1106 to the thermallyconductive structures 1102 of the M1 layer, and thence laterally to “far” heat release pads 1104 (FIG. 11A ). - As in the configuration of
FIG. 8B , eachheat release pad 1104 may be thermally coupled to a generally orthogonal thermal pathway and thence to athermal pad 806 on the BOX side of the structure. Eachheat release pad 1104 also may be thermally coupled to patterned metal interconnect layers 1108 (such as M1-M5) of the device superstructure and tothermal vias 1112. - Heat from the FET to the
heat release pads 1104 thus flows through the entire area of thesilicon island 1002 that is covered by thedummy gates 1010, passing through the extremely thin gate oxide material underneath thedummy gates 1010. Compared to an embodiment that utilizes electrically-isolating STI trenches, the illustrated “trenchless” configuration reduces thermal resistance substantially (by as much as the ratio of the planar width of an STI trench to the thickness of a gate oxide), due to elimination of the series thermal resistance of the STI trench. An additional advantage of this embodiment is that the thermally conductivepolysilicon dummy gates 1010 are often thicker than theunderlying silicon island 1002, further reducing lateral thermal resistance. - While
FIG. 11A shows two thermallyconductive structures 1102 and associatedheat release pads 1104 coupled to the pairs ofdummy gates 1010 at the left side of the illustratedsilicon island 1002, in some embodiments, one thermallyconductive structure 1102 and associatedheat release pad 1104 may be sufficient (particularly on the drain D side of the FET); such a configuration may also require less area on an IC. Since thedummy gates 1010 extend past both the left and right sides of the illustratedsilicon island 1002, thermallyconductive structures 1102 and associatedheat release pads 1104 may be formed on both the left side (as shown) and right side (not shown) of thesilicon island 1002. Further, while the illustrated thermallyconductive structures 1102 and associatedheat release pads 1104 are shown coupled to pairs ofdummy gates 1010, in general, thermallyconductive structures 1102 and associatedheat release pads 1104 may be coupled to one ormore dummy gates 1010. In some embodiments, the illustrated groups (i.e., two or more per drain and/or source side of the FET) of dummy gates may be replaced with a single wide dummy gate (in effect, the dummy gate would thermally short out the active area). - In some embodiments, the connection of the thermally
conductive structures 1102 to thedummy gates 1010 may be made at positions other than an end (i.e., along dashed line A-B through thermal vias to electrically isolated thermally conductive structures 1102), and more than one thermallyconductive structure 1102 per “side” of thegate 1008 may be used. One or more of thedummy gates 1010 may be interconnected to one or moreother dummy gates 1010 by, for example, using polysilicon “straps” (such asstrap 1010 a inFIG. 11A ) to span two ormore dummy gates 1010 and thus increase the number of thermal pathways. One ormore straps 1010 a can be formed at the ends of thedummy gates 1010 or across the middle portions of thedummy gates 1010. Such a configuration may better collect heat for conduction through the thermallyconductive structures 1102. - In a variation of the embodiment of
FIG. 11A , extensions of the M1 layer of the thermallyconductive structure 1102 may be deposited over substantially the length of one ormore dummy gates 1010 and thermally coupled to thosedummy gates 1010 by thermally-conductive vias, similar to the vias 11010 shown inFIG. 11B . For example, inFIG. 11A , onesuch extension 1110 of the M1 layer is shown overlying theuppermost dummy gate 1010; such a structure is often called a “strapped gate”, meaning metal contacts the polysilicon over the active area. The M1 layer provides even better thermal conductivity than the polysilicon of thedummy gates 1010, and accordingly such a configuration allows better control of heat. - Additional details of structure and fabrication methods for mitigating heat flow may be found in U.S. patent application Ser. No. 16/040,295, referenced above.
- Methods
- Another aspect of the invention includes methods for fabricating transistor structures, particularly RF MOSFET signal switches, that have low parasitic capacitance. For example,
FIG. 12 is a process flow diagram 1200 of a first method of fabricating a low parasitic capacitance transistor. The method includes: fabricating at least one electronic circuit element (e.g., a field effect transistor) in and/or on a silicon active layer on a buried oxide layer on a silicon substrate (Block 1202); fabricating a connectivity layer comprising one or more metal interconnect layers embedded in insulating dielectric material on the silicon active layer (Block 1204); attaching the connectivity layer to a handle wafer comprising an insulating low dielectric constant substrate (Block 1206); removing the silicon substrate from the buried oxide layer (Box 1208); and fabricating an insulating dielectric material layer on the buried oxide layer (Box 1210). - As another example,
FIG. 13 is a process flow diagram 1300 of a second method of fabricating a low parasitic capacitance transistor. The method includes: fabricating at least one electronic circuit element (e.g., a field effect transistor) in and/or on a silicon active layer on a buried oxide layer on a silicon substrate (Block 1302); fabricating a connectivity layer comprising one or more metal interconnect layers embedded in insulating dielectric material on the silicon active layer (Block 1304); fabricating a passivation layer on the connectivity layer (Block 1306); attaching the passivation layer to a first handle wafer (Block 1308); removing the silicon substrate from the buried oxide layer (Box 1310); fabricating an insulating dielectric material layer on the buried oxide layer (Box 1312); attaching the insulating dielectric material layer to a second handle wafer comprising an insulating low dielectric constant substrate (Block 1314); and removing the first handle wafer (Block 1316). - Optionally, the above methods may include one or more of the following: fabricating at least one air cavity in the insulating low dielectric constant substrate proximate the one or more metal interconnect layers; wherein the insulating low dielectric constant substrate is one of the following: glass, quartz, fused silica, sapphire, aluminum nitride, silicon carbide, high temperature co-fired ceramic (HTCC), or low temperature co-fired ceramic (LTCC); wherein the insulating low dielectric constant substrate has a dielectric constant less than the dielectric constant of silicon; wherein the insulating low dielectric constant substrate has a dielectric constant no greater than about 10.8; wherein the insulating low dielectric constant substrate has a dielectric constant less than about 7.
- For either of the example methods shown in
FIGS. 12 and 13 , other process steps may be included (many of which are known in the art), such as fabrication of passivation layers and/or regions, isolation structures, external connections, special doping and structural configurations for the FET, etc. Optionally, the insulating low dielectric constant substrate may include one or more air cavities proximate the one or more metal interconnect layers or active transistor regions. The thermal extraction structures and configurations of this disclosure and as taught in U.S. patent application Ser. No. 16/040,295 may be included. In addition, the CAS gate structures and configurations of this disclosure and as taught in U.S. patent application Ser. No. 15/920,321 may be included. - Fabrication Technologies & Options
- As should be appreciated by one of ordinary skill in the art, other and/or different materials and process steps (e.g., adding layers and/or structures) may be included or substituted for the materials and process steps described above.
- As used in this specification, the term “proximate” means “close” or “very near”; “proximate” thus encompasses “adjoining” and “adjacent”, but does not exclude intervening structures or layers that may somewhat space a first structure or element from a second structure or element.
- The term “MOSFET”, as used in this disclosure, means any field effect transistor (FET) with an insulated gate and comprising a metal or metal-like, insulator, and semiconductor structure. The terms “metal” or “metal-like” include at least one electrically conductive material (such as aluminum, copper, or other metal, or highly doped polysilicon, graphene, or other electrical conductor), “insulator” includes at least one insulating material (such as silicon oxide or other dielectric material), and “semiconductor” includes at least one semiconductor material.
- As used in this specification, the term “radio frequency” (RF) refers a rate of oscillation in the range of about 3 kHz to about 300 GHz. This term also includes the frequencies used in wireless communication systems. An RF frequency may be the frequency of an electromagnetic wave or of an alternating current in a circuit.
- As should be readily apparent to one of ordinary skill in the art, various embodiments of the invention can be implemented to meet a wide variety of specifications. Unless otherwise noted above, selection of suitable component values is a matter of design choice and various embodiments of the invention may be implemented in any suitable integrated circuit (IC) technology (including but not limited to MOSFET structures), or in hybrid or discrete circuit forms. Integrated circuit embodiments may be fabricated using any suitable substrates and processes, including but not limited to standard bulk silicon, silicon-on-insulator (SOI), and silicon-on-sapphire (SOS). Unless otherwise noted above, the invention may be implemented in other transistor technologies such as bipolar, GaAs HBT, GaN HEMT, GaAs pHEMT, and MESFET technologies. However, the inventive concepts described above are particularly useful with an SOI-based fabrication process (including SOS), and with fabrication processes having similar characteristics. Fabrication in CMOS on SOI or SOS processes enables circuits with low power consumption, the ability to withstand high power signals during operation due to FET stacking, good linearity, and high frequency operation (i.e., radio frequencies up to and exceeding 50 GHz). Monolithic IC implementation is particularly useful since parasitic capacitances generally can be kept low (or at a minimum, kept uniform across all units, permitting them to be compensated) by careful design.
- Voltage levels may be adjusted, and/or voltage and/or logic signal polarities reversed, depending on a particular specification and/or implementing technology (e.g., NMOS, PMOS, or CMOS, and enhancement mode or depletion mode transistor devices). Component voltage, current, and power handling capabilities may be adapted as needed, for example, by adjusting device sizes, serially “stacking” components (particularly FETs) to withstand greater voltages, and/or using multiple components in parallel to handle greater currents. Additional circuit components may be added to enhance the capabilities of the disclosed circuits and/or to provide additional functionality without significantly altering the functionality of the disclosed circuits.
- A number of embodiments of the invention have been described. It is to be understood that various modifications may be made without departing from the spirit and scope of the invention. For example, some of the steps described above may be order independent, and thus can be performed in an order different from that described. Further, some of the steps described above may be optional. Various activities described with respect to the methods identified above can be executed in repetitive, serial, or parallel fashion.
- It is to be understood that the foregoing description is intended to illustrate and not to limit the scope of the invention, which is defined by the scope of the following claims, and that other embodiments are within the scope of the claims. (Note that the parenthetical labels for claim elements are for ease of referring to such elements, and do not in themselves indicate a particular required ordering or enumeration of elements; further, such labels may be reused in dependent claims as references to additional elements without being regarded as starting a conflicting labeling sequence).
Claims (25)
Priority Applications (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US16/243,947 US20200043946A1 (en) | 2018-07-31 | 2019-01-09 | Low Parasitic Capacitance RF Transistors |
PCT/US2019/043994 WO2020028281A1 (en) | 2018-07-31 | 2019-07-29 | Low parasitic capacitance rf transistors |
KR1020217006069A KR102672918B1 (en) | 2018-07-31 | 2019-07-29 | Low parasitic capacitance RF transistor |
CN201980061754.9A CN112823418A (en) | 2018-07-31 | 2019-07-29 | Low parasitic capacitance radio frequency transistor |
US16/922,392 US11335704B2 (en) | 2018-07-31 | 2020-07-07 | Low parasitic capacitance RF transistors |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US201862712845P | 2018-07-31 | 2018-07-31 | |
US16/243,947 US20200043946A1 (en) | 2018-07-31 | 2019-01-09 | Low Parasitic Capacitance RF Transistors |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/922,392 Division US11335704B2 (en) | 2018-07-31 | 2020-07-07 | Low parasitic capacitance RF transistors |
Publications (1)
Publication Number | Publication Date |
---|---|
US20200043946A1 true US20200043946A1 (en) | 2020-02-06 |
Family
ID=69229076
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/243,947 Abandoned US20200043946A1 (en) | 2018-07-31 | 2019-01-09 | Low Parasitic Capacitance RF Transistors |
US16/922,392 Active 2039-02-06 US11335704B2 (en) | 2018-07-31 | 2020-07-07 | Low parasitic capacitance RF transistors |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/922,392 Active 2039-02-06 US11335704B2 (en) | 2018-07-31 | 2020-07-07 | Low parasitic capacitance RF transistors |
Country Status (4)
Country | Link |
---|---|
US (2) | US20200043946A1 (en) |
KR (1) | KR102672918B1 (en) |
CN (1) | CN112823418A (en) |
WO (1) | WO2020028281A1 (en) |
Cited By (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10658386B2 (en) | 2018-07-19 | 2020-05-19 | Psemi Corporation | Thermal extraction of single layer transfer integrated circuits |
US11133338B2 (en) | 2018-07-19 | 2021-09-28 | Psemi Corporation | SLT integrated circuit capacitor structure and methods |
US11335704B2 (en) | 2018-07-31 | 2022-05-17 | Psemi Corporation | Low parasitic capacitance RF transistors |
US20220310559A1 (en) * | 2021-03-25 | 2022-09-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of fabricating a semiconductor chip |
TWI804840B (en) * | 2020-04-03 | 2023-06-11 | 美商沃孚半導體有限公司 | Group iii nitride-based radio frequency transistor amplifiers having source, gate and/or drain conductive vias |
CN116583012A (en) * | 2023-04-14 | 2023-08-11 | 株洲艾森达新材料科技有限公司 | Multi-layer island ceramic circuit substrate based on cofired ceramic and preparation method thereof |
US11837559B2 (en) | 2020-04-03 | 2023-12-05 | Wolfspeed, Inc. | Group III nitride-based radio frequency amplifiers having back side source, gate and/or drain terminals |
US12074123B2 (en) | 2020-04-03 | 2024-08-27 | Macom Technology Solutions Holdings, Inc. | Multi level radio frequency (RF) integrated circuit components including passive devices |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090010056A1 (en) * | 2002-11-20 | 2009-01-08 | The Regents Of The University Of California | Method and apparatus for capacitorless double-gate storage |
US9385083B1 (en) * | 2015-05-22 | 2016-07-05 | Hrl Laboratories, Llc | Wafer-level die to package and die to die interconnects suspended over integrated heat sinks |
US20170271200A1 (en) * | 2013-03-06 | 2017-09-21 | Qorvo Us, Inc. | Silicon-on-plastic semiconductor device with interfacial adhesion layer |
Family Cites Families (38)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3092761B2 (en) | 1991-12-02 | 2000-09-25 | キヤノン株式会社 | Image display device and method of manufacturing the same |
US5739579A (en) * | 1992-06-29 | 1998-04-14 | Intel Corporation | Method for forming interconnections for semiconductor fabrication and semiconductor device having such interconnections |
US6365465B1 (en) | 1999-03-19 | 2002-04-02 | International Business Machines Corporation | Self-aligned double-gate MOSFET by selective epitaxy and silicon wafer bonding techniques |
EP1453093A4 (en) | 2001-11-05 | 2007-10-10 | Zycube Co Ltd | Semiconductor device comprising low dielectric material film and its production method |
US6580132B1 (en) | 2002-04-10 | 2003-06-17 | International Business Machines Corporation | Damascene double-gate FET |
US7018873B2 (en) | 2003-08-13 | 2006-03-28 | International Business Machines Corporation | Method of making a device threshold control of front-gate silicon-on-insulator MOSFET using a self-aligned back-gate |
US7307478B2 (en) | 2004-04-30 | 2007-12-11 | Broadcom Corporation | Adjustable power amplifier and applications thereof |
US7022581B2 (en) | 2004-07-08 | 2006-04-04 | Agere Systems Inc. | Interdigitaded capacitors |
US7203923B2 (en) | 2004-07-19 | 2007-04-10 | Tung John C | Capacitors integrated with inductive components |
US7687882B2 (en) | 2006-04-14 | 2010-03-30 | Allegro Microsystems, Inc. | Methods and apparatus for integrated circuit having multiple dies with at least one on chip capacitor |
US7180019B1 (en) | 2006-06-26 | 2007-02-20 | Temic Automotive Of North America, Inc. | Capacitive accelerometer or acceleration switch |
US7531407B2 (en) * | 2006-07-18 | 2009-05-12 | International Business Machines Corporation | Semiconductor integrated circuit devices having high-Q wafer backside inductors and methods of fabricating same |
US7485510B2 (en) | 2006-10-03 | 2009-02-03 | International Business Machines Corporation | Field effect device including inverted V shaped channel region and method for fabrication thereof |
US7943428B2 (en) * | 2008-12-24 | 2011-05-17 | International Business Machines Corporation | Bonded semiconductor substrate including a cooling mechanism |
US9947688B2 (en) | 2011-06-22 | 2018-04-17 | Psemi Corporation | Integrated circuits with components on both sides of a selected substrate and methods of fabrication |
TWI529939B (en) * | 2012-02-08 | 2016-04-11 | Sony Corp | High frequency semiconductor device and its manufacturing method |
US8912630B2 (en) * | 2012-04-11 | 2014-12-16 | International Business Machines Corporation | Integrated circuit including thermal gate, related method and design structure |
US20140264468A1 (en) | 2013-03-14 | 2014-09-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | Biofet with increased sensing area |
US9466536B2 (en) | 2013-03-27 | 2016-10-11 | Qualcomm Incorporated | Semiconductor-on-insulator integrated circuit with back side gate |
CN105448898B (en) * | 2014-07-28 | 2018-12-25 | 中芯国际集成电路制造(上海)有限公司 | A kind of semiconductor devices and its manufacturing method and electronic device |
US9824951B2 (en) * | 2014-09-12 | 2017-11-21 | Qorvo Us, Inc. | Printed circuit module having semiconductor device with a polymer substrate and methods of manufacturing the same |
US20160141226A1 (en) | 2014-11-14 | 2016-05-19 | International Business Machines Corporation | Device connection through a buried oxide layer in a silicon on insulator wafer |
GB2540334B (en) | 2015-04-22 | 2019-12-11 | Flexenable Ltd | A control component for a current-driven optical media |
WO2016183146A1 (en) | 2015-05-12 | 2016-11-17 | Skyworks Solutions, Inc. | Silicon-on-insulator devices having contact layer |
TW201724510A (en) * | 2015-05-15 | 2017-07-01 | 西凱渥資訊處理科技公司 | Radio frequency isolation using substrate opening |
US20160379943A1 (en) * | 2015-06-25 | 2016-12-29 | Skyworks Solutions, Inc. | Method and apparatus for high performance passive-active circuit integration |
WO2017019676A1 (en) * | 2015-07-28 | 2017-02-02 | Skyworks Solutions, Inc. | Integrated passive device on soi substrate |
US9768109B2 (en) * | 2015-09-22 | 2017-09-19 | Qualcomm Incorporated | Integrated circuits (ICS) on a glass substrate |
US9837412B2 (en) | 2015-12-09 | 2017-12-05 | Peregrine Semiconductor Corporation | S-contact for SOI |
US9755029B1 (en) * | 2016-06-22 | 2017-09-05 | Qualcomm Incorporated | Switch device performance improvement through multisided biased shielding |
US10002838B2 (en) | 2016-06-22 | 2018-06-19 | Qualcomm Incorporated | Method and apparatus for back-biased switch transistors |
US9960098B2 (en) | 2016-06-27 | 2018-05-01 | Psemi Corporation | Systems and methods for thermal conduction using S-contacts |
US10580903B2 (en) | 2018-03-13 | 2020-03-03 | Psemi Corporation | Semiconductor-on-insulator transistor with improved breakdown characteristics |
US20190288006A1 (en) * | 2018-03-13 | 2019-09-19 | Psemi Corporation | Backside Charge Control for FET Integrated Circuits |
US10658386B2 (en) | 2018-07-19 | 2020-05-19 | Psemi Corporation | Thermal extraction of single layer transfer integrated circuits |
US10573674B2 (en) | 2018-07-19 | 2020-02-25 | Psemi Corporation | SLT integrated circuit capacitor structure and methods |
US10672806B2 (en) | 2018-07-19 | 2020-06-02 | Psemi Corporation | High-Q integrated circuit inductor structure and methods |
US20200043946A1 (en) | 2018-07-31 | 2020-02-06 | Psemi Corporation | Low Parasitic Capacitance RF Transistors |
-
2019
- 2019-01-09 US US16/243,947 patent/US20200043946A1/en not_active Abandoned
- 2019-07-29 KR KR1020217006069A patent/KR102672918B1/en active IP Right Grant
- 2019-07-29 CN CN201980061754.9A patent/CN112823418A/en active Pending
- 2019-07-29 WO PCT/US2019/043994 patent/WO2020028281A1/en active Application Filing
-
2020
- 2020-07-07 US US16/922,392 patent/US11335704B2/en active Active
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090010056A1 (en) * | 2002-11-20 | 2009-01-08 | The Regents Of The University Of California | Method and apparatus for capacitorless double-gate storage |
US20170271200A1 (en) * | 2013-03-06 | 2017-09-21 | Qorvo Us, Inc. | Silicon-on-plastic semiconductor device with interfacial adhesion layer |
US9385083B1 (en) * | 2015-05-22 | 2016-07-05 | Hrl Laboratories, Llc | Wafer-level die to package and die to die interconnects suspended over integrated heat sinks |
Cited By (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11652112B2 (en) | 2018-07-19 | 2023-05-16 | Psemi Corporation | SLT integrated circuit capacitor structure and methods |
US11133338B2 (en) | 2018-07-19 | 2021-09-28 | Psemi Corporation | SLT integrated circuit capacitor structure and methods |
US11437404B2 (en) * | 2018-07-19 | 2022-09-06 | Psemi Corporation | Thermal extraction of single layer transfer integrated circuits |
US10658386B2 (en) | 2018-07-19 | 2020-05-19 | Psemi Corporation | Thermal extraction of single layer transfer integrated circuits |
US20230072271A1 (en) * | 2018-07-19 | 2023-03-09 | Psemi Corporation | Thermal Extraction of Single Layer Transfer Integrated Circuits |
US12113069B2 (en) * | 2018-07-19 | 2024-10-08 | Murata Manufacturing Co., Ltd. | Thermal extraction of single layer transfer integrated circuits |
US12062669B2 (en) | 2018-07-19 | 2024-08-13 | Murata Manufacturing Co., Ltd. | SLT integrated circuit capacitor structure and methods |
US11335704B2 (en) | 2018-07-31 | 2022-05-17 | Psemi Corporation | Low parasitic capacitance RF transistors |
US12074123B2 (en) | 2020-04-03 | 2024-08-27 | Macom Technology Solutions Holdings, Inc. | Multi level radio frequency (RF) integrated circuit components including passive devices |
TWI804840B (en) * | 2020-04-03 | 2023-06-11 | 美商沃孚半導體有限公司 | Group iii nitride-based radio frequency transistor amplifiers having source, gate and/or drain conductive vias |
US12113490B2 (en) | 2020-04-03 | 2024-10-08 | Macom Technology Solutions Holdings, Inc. | Group III nitride-based radio frequency transistor amplifiers having source, gate and/or drain conductive vias |
US11837559B2 (en) | 2020-04-03 | 2023-12-05 | Wolfspeed, Inc. | Group III nitride-based radio frequency amplifiers having back side source, gate and/or drain terminals |
US11863130B2 (en) | 2020-04-03 | 2024-01-02 | Wolfspeed, Inc. | Group III nitride-based radio frequency transistor amplifiers having source, gate and/or drain conductive vias |
US20220310559A1 (en) * | 2021-03-25 | 2022-09-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of fabricating a semiconductor chip |
US11756924B2 (en) * | 2021-03-25 | 2023-09-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of fabricating a semiconductor chip having strength adjustment pattern in bonding layer |
CN116583012A (en) * | 2023-04-14 | 2023-08-11 | 株洲艾森达新材料科技有限公司 | Multi-layer island ceramic circuit substrate based on cofired ceramic and preparation method thereof |
Also Published As
Publication number | Publication date |
---|---|
US11335704B2 (en) | 2022-05-17 |
CN112823418A (en) | 2021-05-18 |
WO2020028281A1 (en) | 2020-02-06 |
US20200335522A1 (en) | 2020-10-22 |
KR20210040105A (en) | 2021-04-12 |
KR102672918B1 (en) | 2024-06-10 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US11335704B2 (en) | Low parasitic capacitance RF transistors | |
US11437404B2 (en) | Thermal extraction of single layer transfer integrated circuits | |
US10453928B2 (en) | Radio frequency isolation for SOI transistors | |
US10672806B2 (en) | High-Q integrated circuit inductor structure and methods | |
US10580903B2 (en) | Semiconductor-on-insulator transistor with improved breakdown characteristics | |
US12062669B2 (en) | SLT integrated circuit capacitor structure and methods | |
US20070148947A1 (en) | Semi-conductor device with inductive component and method of making | |
US10243047B2 (en) | Active and passive components with deep trench isolation structures | |
US6939788B2 (en) | Semiconductor device with inductive component and method of making | |
US20100140814A1 (en) | Rf device and method with trench under bond pad feature | |
JP2007531281A (en) | Technology and RF circuit design to reduce substrate crosstalk for mixed signals | |
US11296023B2 (en) | Semiconductor device and method of fabricating the same | |
EP3723124B1 (en) | Semiconductor device | |
US11881529B2 (en) | Semiconductor device and method of fabricating the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: PSEMI CORPORATION, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:PAUL, ABHIJEET;WILLARD, SIMON EDWARD;DUVALETT, ALAIN;AND OTHERS;SIGNING DATES FROM 20190118 TO 20190125;REEL/FRAME:048603/0653 |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |
|
AS | Assignment |
Owner name: MURATA MANUFACTURING CO., LTD., JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:PSEMI CORPORATION;REEL/FRAME:066597/0427 Effective date: 20240213 |