US20100133543A1 - Methods of Making Semiconductor-Based Electronic Devices on a Wire and Articles That Can Be Made Thereby - Google Patents
Methods of Making Semiconductor-Based Electronic Devices on a Wire and Articles That Can Be Made Thereby Download PDFInfo
- Publication number
- US20100133543A1 US20100133543A1 US12/702,430 US70243010A US2010133543A1 US 20100133543 A1 US20100133543 A1 US 20100133543A1 US 70243010 A US70243010 A US 70243010A US 2010133543 A1 US2010133543 A1 US 2010133543A1
- Authority
- US
- United States
- Prior art keywords
- silicon
- substrate
- wire
- electronic
- aed
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 238000000034 method Methods 0.000 title abstract description 62
- 239000000758 substrate Substances 0.000 claims abstract description 84
- 238000004891 communication Methods 0.000 claims description 4
- 239000004065 semiconductor Substances 0.000 abstract description 18
- 239000002131 composite material Substances 0.000 abstract description 17
- 238000005530 etching Methods 0.000 abstract description 10
- 238000012545 processing Methods 0.000 abstract description 10
- 230000008021 deposition Effects 0.000 abstract description 3
- 230000005669 field effect Effects 0.000 abstract description 3
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 91
- 239000010410 layer Substances 0.000 description 85
- 229910052710 silicon Inorganic materials 0.000 description 84
- 239000010703 silicon Substances 0.000 description 84
- 235000012431 wafers Nutrition 0.000 description 31
- 239000002184 metal Substances 0.000 description 24
- 229910052751 metal Inorganic materials 0.000 description 24
- 238000004519 manufacturing process Methods 0.000 description 22
- 239000012212 insulator Substances 0.000 description 17
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 14
- 239000000203 mixture Substances 0.000 description 14
- 239000002243 precursor Substances 0.000 description 13
- 239000000463 material Substances 0.000 description 12
- 238000010586 diagram Methods 0.000 description 10
- 238000000151 deposition Methods 0.000 description 8
- 238000000059 patterning Methods 0.000 description 8
- 239000011888 foil Substances 0.000 description 7
- 239000002019 doping agent Substances 0.000 description 6
- 239000004033 plastic Substances 0.000 description 6
- 238000005516 engineering process Methods 0.000 description 5
- 230000000873 masking effect Effects 0.000 description 5
- 229920002120 photoresistant polymer Polymers 0.000 description 5
- 229920003023 plastic Polymers 0.000 description 5
- 238000000576 coating method Methods 0.000 description 4
- 238000010924 continuous production Methods 0.000 description 4
- 238000005520 cutting process Methods 0.000 description 4
- 229920000642 polymer Polymers 0.000 description 4
- 239000000377 silicon dioxide Substances 0.000 description 4
- 230000003746 surface roughness Effects 0.000 description 4
- 239000010409 thin film Substances 0.000 description 4
- 239000004020 conductor Substances 0.000 description 3
- 229910021421 monocrystalline silicon Inorganic materials 0.000 description 3
- 230000003647 oxidation Effects 0.000 description 3
- 238000007254 oxidation reaction Methods 0.000 description 3
- 235000012239 silicon dioxide Nutrition 0.000 description 3
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 2
- 238000003491 array Methods 0.000 description 2
- 238000011109 contamination Methods 0.000 description 2
- 239000013078 crystal Substances 0.000 description 2
- 238000000708 deep reactive-ion etching Methods 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 239000011521 glass Substances 0.000 description 2
- 238000001459 lithography Methods 0.000 description 2
- 238000002679 ablation Methods 0.000 description 1
- 238000010521 absorption reaction Methods 0.000 description 1
- 238000007792 addition Methods 0.000 description 1
- 238000000347 anisotropic wet etching Methods 0.000 description 1
- 238000013459 approach Methods 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 239000003990 capacitor Substances 0.000 description 1
- 238000005266 casting Methods 0.000 description 1
- 239000011248 coating agent Substances 0.000 description 1
- 239000011247 coating layer Substances 0.000 description 1
- 229910052681 coesite Inorganic materials 0.000 description 1
- 229910052906 cristobalite Inorganic materials 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 238000010292 electrical insulation Methods 0.000 description 1
- 238000004070 electrodeposition Methods 0.000 description 1
- 238000009713 electroplating Methods 0.000 description 1
- 229920002457 flexible plastic Polymers 0.000 description 1
- 229920005570 flexible polymer Polymers 0.000 description 1
- 238000011065 in-situ storage Methods 0.000 description 1
- 238000009413 insulation Methods 0.000 description 1
- 238000005304 joining Methods 0.000 description 1
- 238000003475 lamination Methods 0.000 description 1
- 239000004973 liquid crystal related substance Substances 0.000 description 1
- 239000011159 matrix material Substances 0.000 description 1
- 150000002739 metals Chemical class 0.000 description 1
- 239000004745 nonwoven fabric Substances 0.000 description 1
- 238000010943 off-gassing Methods 0.000 description 1
- 238000000206 photolithography Methods 0.000 description 1
- 229920000307 polymer substrate Polymers 0.000 description 1
- 238000003672 processing method Methods 0.000 description 1
- -1 resistors Substances 0.000 description 1
- 239000002904 solvent Substances 0.000 description 1
- 230000000087 stabilizing effect Effects 0.000 description 1
- 229910052682 stishovite Inorganic materials 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 239000000725 suspension Substances 0.000 description 1
- 238000005382 thermal cycling Methods 0.000 description 1
- 238000010023 transfer printing Methods 0.000 description 1
- 230000007704 transition Effects 0.000 description 1
- 229910052905 tridymite Inorganic materials 0.000 description 1
- GPRLSGONYQIRFK-MNYXATJNSA-N triton Chemical compound [3H+] GPRLSGONYQIRFK-MNYXATJNSA-N 0.000 description 1
- 238000009941 weaving Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/786—Thin film transistors, i.e. transistors with a channel being at least partly a thin film
- H01L29/78642—Vertical transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/683—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L21/6835—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66787—Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel
- H01L29/66795—Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/13—Discrete devices, e.g. 3 terminal devices
- H01L2924/1304—Transistor
- H01L2924/1305—Bipolar Junction Transistor [BJT]
- H01L2924/13055—Insulated gate bipolar transistor [IGBT]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/13—Discrete devices, e.g. 3 terminal devices
- H01L2924/1304—Transistor
- H01L2924/1306—Field-effect transistor [FET]
- H01L2924/13063—Metal-Semiconductor Field-Effect Transistor [MESFET]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/13—Discrete devices, e.g. 3 terminal devices
- H01L2924/1304—Transistor
- H01L2924/1306—Field-effect transistor [FET]
- H01L2924/13091—Metal-Oxide-Semiconductor Field-Effect Transistor [MOSFET]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/1901—Structure
- H01L2924/1904—Component type
- H01L2924/19041—Component type being a capacitor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/1901—Structure
- H01L2924/1904—Component type
- H01L2924/19043—Component type being a resistor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/30105—Capacitance
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
Definitions
- the present invention generally relates to the field of semiconductor electronics.
- the present invention is directed to methods of making semiconductor-based electronic devices on a wire and articles that can be made thereby.
- microstructured silicon Modified versions of the same basic technique are being pursued by Dr. Max Lagally at the University of Wisconsin (SiGe and Strained SiGe crystals), Triton Systems and Si2Technologies, among others.
- the present disclosure is directed to an electronic article.
- the electronic article includes: an electronic component that includes: a permanent substrate; a plurality of gate control wires formed on the permanent substrate; and a plurality of active electronic devices, each formed in accordance with claim 1 , secured to the permanent substrate and in electrical communication with the plurality of gate control wires.
- FIG. 1 is a flow diagram illustrating a method of making an electronic component using an active electronic device (AED) strand;
- AED active electronic device
- FIG. 2 is a schematic diagram illustrating an AED strand that may be made using methodology of the present disclosure
- FIG. 3 is a schematic diagram illustrating an electronic component made in accordance with the method of FIG. 1 ;
- FIGS. 4A-S each show a cross-sectional view (transverse or longitudinal, as appropriate) of a transistor strand at a particular stage of manufacture
- FIGS. 5A-B contain a flow diagram illustrating a method that may be used to make the transistor strand of FIG. 4S ;
- FIG. 6A is a plan view of a substrate for making an electronic component ( FIG. 6E ) that utilizes the transistor strand of FIG. 4S ;
- FIGS. 6B-E are cross-sectional views of the electronic component at various stages of manufacture;
- FIG. 7 is a flow diagram illustrating a method of utilizing the transistor strand of FIG. 4S to make the electronic component of FIG. 6E ;
- FIG. 8A is an idealized side view of one of the transistors of FIG. 4S ;
- FIG. 8B is an idealized transverse cross-sectional view as taken along line 8 B- 8 B of FIG. 8A ;
- FIG. 9 is an idealized cross-sectional view of a transistor made in accordance with the present disclosure in which the transistor is rotated 90° relative to other embodiments disclosed;
- FIG. 10 is an elevational cross-sectional view of a pre-grooved substrate suitable for use with any of a number of the electronic device strands of the present disclosure
- FIG. 11A is an elevational cross-sectional view of an alternative electronic component that includes transistors having their gate electrodes formed after the transistor strands have been attached to a substrate;
- FIG. 11B is a reduced plan/perspective view of the electronic component of FIG. 11A ;
- FIGS. 12A-F are cross-sectional views of semiconductor-member-on-a-wire composites ( FIGS. 12E-F ) at various stages of manufacture;
- FIG. 13 is a cross-sectional view of a precursor structure that includes a plurality of outwardly extending semiconductor members supported by a recessed wafer frame;
- FIG. 14 is a longitudinal cross-sectional view of an alternative AED strand made in accordance with the present disclosure.
- FIGS. 15A-C are cross-sectional views illustrating an alternative method of manufacturing AED strands that increases yields
- FIG. 16 is a flow diagram illustrating an alternative method of making an AED strand using lower-temperature deposited oxide in lieu of the high-temperature oxidation of the method of FIG. 5 ;
- FIGS. 17A and 17B are perspective high-level schematic diagrams illustrating a plurality of AED strands in, respectively, a non-woven configuration and a woven configuration;
- FIG. 18A is a perspective high-level schematic diagram of a continuous process that may be used to create AED strands of virtually any desired lengths
- FIG. 18B is a schematic diagram of feed and take-up spools of a roll-to-roll implementation of the continuous process of FIG. 18A .
- the present disclosure is directed to a method of making electronic devices, such a field-effect transistors (FETs), among others, on a wire, on a wire-like substrate and on other substrates.
- the method utilizes techniques for forming semiconductor structures that differ from traditional wafer-wide deposit-and-etch techniques used to form more traditional devices, such as CMOS FETs, finFETs, etc.
- the method may be used to create novel electronic device structures, such as flexible electronic structures and novel FET structures that can be used to create any of a variety of electronic articles, for example, displays, lighting, and sensors, among many others, that utilize FETs and other active electronic devices.
- Important flexible electronic structures that can be made using methods of the present disclosure include “transistor wire,” “transistor ribbon,” i.e., wire or wire-like bodies (e.g., ribbon), and other active electronic device (AED) strands that contain a plurality of transistors or other active electronic devices along their lengths.
- AED active electronic device
- Such an AED strand may be used to create any of a variety of flexible, rigid and/or conformal components of electronic articles, ranging from pixel-array components for displays to sensor-array components of large-scale sensors.
- the present disclosure is directed to a method of making one or more electronic devices on a wire, which includes wire-like structure (ribbon, for example), wherein various layers and other structures are formed on the wire so as to encapsulate the wire.
- wire-like structure ribbon, for example
- various layers and other structures are formed on the wire so as to encapsulate the wire.
- the following examples are primarily directed to the formation of FETs, though those skilled in the art will readily understand how to adapt the techniques disclosed herein to a variety of electronic devices, such as MIM diodes, ring diodes, thick and thin film transistors, CMOS and MOS devices, FETs, MOSFETs, MESFETs, BJTs, IGBTs, and similar devices.
- FIG. 1 contains a high-level flow diagram 100 illustrating the general flow of steps that may be used in forming an electronic component, for example, pixel matrix backplane, emitter array, sensor array, etc., using a transistor strand made in accordance with one or more of the methods described below or contemplated by the broad scope of this disclosure.
- a semiconductor wafer 200 having the desired physical shape, surface finish and material composition is provided. Semiconductor materials suitable for use with wafer 200 are described in more detail in the '795 application.
- a plurality of partially completed active electronic devices 204 for example, FETs are formed on substrate 200 .
- a wire 208 having a desired cross-sectional shape and material composition is provided.
- Such cross-sectional shapes include simple shapes, for example, round, triangular, rectangular, etc., as well as more complex shapes, such as a dumbbell shape.
- the composition of wire 208 may be any one of conductive, insulative or semiconductive.
- Cross-sectional shapes and materials suitable for use with wire 208 selected in step 115 are described in more detail in the '795 and '195 applications.
- wire 208 is secured to partially completed active electronic devices 204 .
- step 125 additional processing of the plurality of partially completed active electronic devices 204 ( FIG. 2 ), for example, FETs, is done to create an AED strand 212 of such devices.
- various processing techniques are used as needed to build the type of electronic devices 204 and AED strand 212 at issue. Examples of these processing techniques include techniques for reducing the surface roughness of starting wire 208 , if needed, techniques for depositing/growing layers (not shown) of various conducting, insulating and semiconducting layers and techniques for patterning and etching such layers. Specific examples of these and other techniques that may be used in forming electronic devices 204 and AED strand 212 are described in more detail in the '795 and '195 applications.
- AED strand 212 and electronic devices 204 are secured to an appropriate substrate and electrically connected together and/or to other devices (not shown) as needed, as illustrated by connections 304 .
- Electronic devices 204 (and AED strand 212 ) may be secured to a substrate using any appropriate securing technique.
- substrate 300 may include patterned wires (not shown) that contacts respective ones of the gate electrodes.
- electronic devices 204 may be bonded to the wires using a technique suitable to maintain the electrical continuity between the wire and gate electrode.
- substrate 300 may be either a permanent or temporary substrate selected for the particular electronic component at issue.
- AED strand 212 may be applied to substrate 300 essentially as is, i.e., as a continuous strand, by itself or with other AED strands (not shown). If used by itself, it is noted that AED strand 212 may be folded and/or curved so as to be applied to substrate 300 in a desired continuous pattern, such as a back-and-forth pattern or a rectangular spiral pattern (not shown) that, for example, starts or ends near the periphery of the substrate and ends or starts near the center of the substrate.
- a desired continuous pattern such as a back-and-forth pattern or a rectangular spiral pattern (not shown) that, for example, starts or ends near the periphery of the substrate and ends or starts near the center of the substrate.
- AED strand 212 may, but need not necessarily, remain continuous in the completed electronic component as shown in FIG. 3 .
- connections 304 may be made in any suitable manner, such as by applying one or more patterned conductive layers to substrate 300 .
- Step 135 the electronic component may be completed.
- Steps for completing the electrical component may include, but are not limited to, any one or more of the following: encasing electronic devices 204 and AED strand 212 in insulation, providing pixel electrodes and other conductive layers/structures, removing substrate 300 , if temporary and/or affixing to another substrate, forming other electronic devices as needed to complete the electronic component. More detailed descriptions of these and other processing steps that may be used in completing an electronic component may be found in the '795 and '195 applications.
- substrate 300 may be flexible as needed to suit a particular application. This flexibility has many practical implications as it relates, for example, to future flexible display and flexible macro-electronics and to general electronics platforms.
- flexible electronic components made in accordance with methods of the current disclosure may be made conformal (i.e., able to conform to a curve and remain so curved), flexible (i.e., able to flex under applied force and revert back to its original shape when the applied force is removed), rollable (i.e., able to be rolled around an object, for example, a cylinder, back and forth under applied force) and/or foldable (i.e., able to be folded back and forth along an axis under an applied force).
- conformal, flexible, rollable and foldable electronic components can be optimized by orienting the AED strands, for example, AED strands 212 of FIG. 2 .
- AED strands such as AED strands 212 of FIG. 2 , may be made using a variety of techniques. Examples of these techniques are described immediately below.
- the electronic devices of an AED strand made in accordance with methods of the present disclosure are FETs that utilize single crystal silicon for the channel regions of the FETs.
- FIG. 5 illustrates a method 500 of making a transistor strand 400 ( FIG. 4S ) that includes a plurality of FETs 404 formed on a wire 452 .
- a single crystal silicon wafer 408 with ⁇ 110> crystal orientation is provided ( FIG. 4A ).
- other semiconductor wafer compositions may be utilized. A representative list of such compositions is found on pages 19-20 of the '795 application.
- the wafer 408 is ground and polished on both sides and may be doped or undoped.
- masking layers 412 are deposited on both of the top and bottom surfaces of wafer 408 ( FIG. 4B ). Exemplary masking layer compositions are described in detail on page 20 of the '795 application.
- photoresist layers 416 are deposited on both of the top and bottom surfaces of 408 on top of 412 ( FIG. 4C ).
- the photoresist layers 416 are exposed, developed and patterned with the desired pattern ( FIG. 4D ).
- the desired pattern FIG. 4D
- the exposed sections of the masking layers 412 from step 520 are etched to reveal the underlying silicon surface ( FIG. 4E ).
- the exposed silicon surface is etched through the entire thickness of the silicon wafer 408 ( FIG. 4F ) creating silicon members 420 and a “frame” 422 ( FIG.
- etching may be wet or dry and the sidewalls of the silicon members 420 may be substantially vertical, however, in the general case they may have any angle between 90° and about 40° from horizontal. It is also noted that while silicon members 420 are defined in this example by double-sided etching, those skilled in the art will recognize that the individual silicon members may be defined by single-sided etching and other material removal techniques, such as cutting, ablation, etc.
- FIG. 4A illustrates a starting substrate 408 in the foregoing embodiment as a ⁇ 110> orientation silicon wafer.
- the starting substrate 408 could be of any other orientation, for example: ⁇ 100> orientation, ⁇ 111> orientation, etc.
- DRIE deep reactive ion etching
- silicon members 420 with vertical sidewalls (or nearly vertical sidewalls) can be obtained using (100) wafers and wet anisotropic etching, when the mask pattern in step 520 is aligned 45 degrees from the primary flat.
- an epitaxial layer of silicon 428 may be deposited on the etched silicon surfaces 424 ( FIG. 4G ) to reduce its surface roughness, if so desired.
- an insulator layer of silicon dioxide 432 ( FIG. 4H ) is grown on silicon layer 428 , if present, or on silicon surfaces 424 .
- the silicon dioxide layer 432 may be grown by wet or dry thermal oxidation and will form the gate insulator in the finished FETs 404 ( FIG. 4S ).
- other insulator layers may be preferentially deposited on silicon surface 424 or silicon layer 428 . Material compositions for such alternative insulators is detailed on pages 26-28 of the '795 application.
- step 545 the remaining masking layer 412 on the top and bottom surfaces of silicon wafer 408 is etched away exposing silicon wafer sections 436 ( FIG. 41 ).
- active dopants 440 FIG. 4J
- These dopants 440 will form the ohmic contact to the source/drain electrode in the finished FETs 404 ( FIG. 4S ).
- Typical dopants and their deposition techniques have been elaborated on pages 19-20 of the '795 application.
- metal layer 444 ( FIG. 4K ) is deposited on the top and bottom surfaces of the silicon wafer sections 436 over the dopant layer 440 .
- One side of metal layer 444 will get attached to the source/data bus line, whereas the other side will end up electrically connected to the drain electrode of the finished FETs 404 ( FIG. 4S ).
- Material compositions for representative metal layers are detailed on page 21 of the '795 application.
- a conductive sheet (or foil) 448 is laminated (bonded) to the top and/or the bottom ( FIG. 4L , 4 L′) surfaces of the metallized coating layer 444 on substrate 408 .
- Exemplary compositions for the conductive sheet (or foil), bonding techniques, are revealed on pages 28-32 of the '795 application.
- the conductive sheet 448 is cut into wires (or ribbons) 452 ( FIG. 4M ). Each wire 452 is thereby comprised of its own silicon member 420 . Conductive wire 452 will serve the function of the source electrode/data bus line of the finished FETs 404 ( FIG. 4S ).
- silicon member 420 is cut (detached) from the silicon frame 422 ( FIG. 4N ).
- a side view of the composite 456 of silicon member (not shown but located beneath silicon dioxide layer 432 ) plus wire 452 is depicted in FIG. 4O .
- Typical semiconductor wafers are of finite diameters, typically less than 12 inches. However, in applications wherein longer FETs arrays may be required, such as large-area displays, an optional step 575 may be introduced, wherein step 505 thru step 570 may be repeated multiple times along the length of a large substrate, so as to create long, continuous or substantially continuous silicon member “wires.”
- an insulator layer 460 ( FIG. 4P ) is deposited on composite 456 .
- Insulator layer 460 is deposited selectively, such that the insulator layer only covers the metallic wire 452 (source electrode) and the free metallized end of silicon member 420 .
- selective deposition techniques such as electro-deposition, electro-plating, and electrophoretic may be utilized.
- Exemplary material compositions for insulator coatings for forming insulator layer 460 are detailed on pages 26-28 of the '795 application.
- a metal layer 464 ( FIG. 4Q ) is conformally deposited on composite 456 . Metal layer 464 will form the gate metal layer of the finished FET devices 404 of FIG. 4S .
- metal layer 464 is patterned as desired.
- FIG. 4R and FIG. 4S are transverse and longitudinal views of such patterning respectively.
- AED strand 400 may be considered finished and ready for use in creating an electrical component, for example, as described below in connection with FIGS. 6A-E and 7 .
- FIG. 6E shows a partially finished electronic component 600 made, for example, by affixing transistor strand 400 of FIG. 4S to a substrate 604 .
- Substrate 604 may be, for example, any suitable one of the substrates described on pages 35-38 of the '795 application.
- FIG. 7 illustrates a method 700 that may be used to form electronic component 600 of FIG. 6E .
- substrate 604 is provided.
- a gate layer 608 comprising a series of patterned conductive wires 612 is applied to substrate 604 .
- Wires 612 may, but need not necessarily, be parallel to one another and extend in the same direction, which may be orthogonal to the direction of the longitudinal axes of transistor strands 400 ( FIGS. 6B-E ) to be attached to substrate 604 .
- the spacing between adjacent ones of wires 612 is as needed to suit a particular application.
- Wires 612 may be formed of any suitable conductive material, for example, the metals listed on page 21 of the '795 application and may be patterned, like any of the layers of transistor strand 400 , using, for example, any suitable one(s) of the patterning and etching techniques described on pages 21-25 of the '795 application.
- one or more sections of transistor strand 400 or one or more entire strands are attached to substrate 604 as illustrated in FIG. 6B so that the patterned wires 612 are in electrical contact with patterned conductive layers 464 of the various FETs 404 on the transistor strand.
- transistor strand 400 may be cut to the appropriate length after or before being affixed to substrate 604 . Bonding of conductive layers 464 to patterned wires 612 of substrate 604 may be accomplished using any suitable technique, such as any of the techniques listed on page 32 of the '795 application.
- an insulating layer 616 FIG.
- insulating layer 616 may be deposited to encase transistor strands 400 , or portions thereof, and fill the space between the strands/portions.
- the material of insulating layer 616 may be organic or inorganic in composition and may be photosensitive, if desired. Insulating layer 616 may also serve to planarize the free surface of the assembly. Representative planarization layer material compositions are detailed on page 34 of the '795 application.
- FIG. 6D illustrates electronic component 600 after the material etching/removal of step 725 .
- a conductive layer 620 ( FIG. 6E ) is deposited on the exposed metal layer 444 using any of a number of deposition techniques, such as techniques describe in the '795 application. Conductive layer 620 will provide FETs 404 with drain electrodes after patterning in step 735 .
- electronic component 600 may be processed further to include any additional devices and structures (not shown) needed, for example, capacitors, resistors, metal interconnects, etc. Then, at step 745 , the finished electronic component 600 may be packaged with other components, for example, a driver to drive the back plane of a display, display front panels, such as organic LEDs, liquid crystals, etc., as dictated by the application at hand.
- any additional devices and structures not shown
- the finished electronic component 600 may be packaged with other components, for example, a driver to drive the back plane of a display, display front panels, such as organic LEDs, liquid crystals, etc., as dictated by the application at hand.
- FIGS. 8A-B show an idealistic representation of any one of these FETs in the context of electronic component 600 of FIG. 6E .
- conductive wire 452 functions as the source of FET 404
- conductive layer 620 e.g., a pixel electrode
- Silicon semiconductor surface 428 function(s) as the channel of FET 404 between the source and drain.
- Insulator layer 432 atop silicon surface 428 i.e., the channel
- FIG. 8B shows an idealistic representation of any one of these FETs in the context of electronic component 600 of FIG. 6E .
- conductive wire 452 functions as the source of FET 404
- conductive layer 620 e.g., a pixel electrode
- Silicon semiconductor surface 428 function(s) as the channel of FET 404 between the source and drain.
- Insulator layer 432 atop silicon surface 428
- wire 612 on substrate 604 is in electrical communication with the gate electrode for controlling the gating of the channel (i.e., silicon layer).
- the gate electrode for controlling the gating of the channel (i.e., silicon layer).
- the drain/pixel electrodes i.e., conductive layer 620
- the transistor strands can be effectively rotated 90° relative to the substrates so that the drain/pixel electrodes, the source/data bus lines and the gate/gate bus lines can be nearly co-planar. This would make the FETs look more like thin-film transistors in conventional arrays.
- FIG. 9 shows an idealistic representation of a transistor strand 900 having an FET 904 made in accordance with the broad concepts of method 700 , but with some differing steps.
- One way to achieve the structure shown in FIG. 9 is to modify the steps of method 700 of FIG. 7 as follows.
- transistor strand 400 is oriented so that silicon member 420 extends sideways and secured to gate bus line 612 on substrate 604 using any of a number of metal joining techniques.
- gate bus line 612 is one of a plurality of parallel lines patterned on substrate 604 .
- insulator structures 908 may be formed by depositing an insulator layer so as to preferentially encase transistor strand 900 and gate bus line 612 .
- the insulator material for this step may be organic or inorganic in composition. In addition, it may be photosensitive, if desired. This layer can also serve to planarize the top surface. After forming insulator structures 908 , steps equivalent to steps 725 onward may be performed to complete a corresponding electronic component.
- substrates 300 , 604 (FIGS. 3 and 6 A-E) illustrated are shown having substantially flat upper surfaces that confront the corresponding respective AED strands 212 , 400 .
- each of these substrates 300 , 604 may be replaced by, for example, a substrate 1000 that includes one or more grooves 1004 or other depressions for receiving AED strands 1008 or portions thereof to aid in arranging the AED strands, or electronic devices thereon, on the substrate relative to one another and/or to other devices.
- AED strands 1008 are of the type having a conductive outer layer (not shown), such as for the gate electrodes, and substrate 1000 is provided with grooves 1004 rather than dimples or other depressions, the substrate may be provided with gate bus lines 1012 that, at least locally, have current flow axes that extend perpendicular to the longitudinal axes of grooves 1004 .
- gate bus lines 1012 that, at least locally, have current flow axes that extend perpendicular to the longitudinal axes of grooves 1004 .
- this figure illustrates a FET 404 applied to a substrate 604 so that the silicon semiconductor members 420 are oriented vertically relative to FIG. 8B .
- conductive layer 464 i.e., gate electrode, extends largely around the circumference of FET 404 from a gate bus wire 612 on substrate. It is noted that the gate electrode need not be arranged in this manner. Rather, the gate electrode may be provided after the transistor strand is applied to a substrate.
- FIG. 11A shows a partially completed electronic component 1100 having four identical transistor strands 1104 comprising corresponding respective FETs 1108 .
- a gate electrode layer for example, conductive layer 464 of FIG. 4Q , is provided to transistor strand 400 ( FIG. 4S ) before the strand is attached to a substrate.
- transistor strands 1104 are embedded in a composite substrate 1112 prior to any gate electrode layer being applied thereto.
- a gate electrode layer 1116 is deposited on the substrate and patterned, for example, as shown in FIG. 11B . Then, an insulating layer 1120 ( FIG.
- drain/pixel electrode layer 1124 is deposited and patterned on gate electrode layer 1116 .
- drain/pixel electrode layer 1124 may be deposited and patterned. Insulating layer 1120 , provides electrical insulation between gate electrode layer 1116 and drain/pixel electrode layer 1124 so as to inhibit shorting therebetween.
- FIGS. 12A-E Yet another example is depicted in FIGS. 12A-E .
- a standard ⁇ 100> orientation silicon wafer 1204 is provided.
- Staggered “V grooves” 1208 are then etched into the top of the wafer 1204 ( FIG. 12B ).
- another set of staggered “V grooves” 1212 are etched into the bottom of the wafer 1204 ( FIG. 12C ).
- the patterns for “V grooves” 1208 and 1212 are aligned so as to yield a series of parallel structures 1216 , termed “bellows,” as shown in FIG. 12C .
- FIG. 12D walls of the “bellows” 1216 are etched to yield silicon members 1220 .
- members 1220 are similar to the silicon members 420 . Silicon members 1220 are further bonded to wires as shown in FIG. 12E to yield composite structures 1224 . As seen more distinctly in FIG. 12F , the resulting composite structures 1224 are similar to composite structures 456 of FIGS. 4O-P .
- FIGS. 4 L and 4 L′ depict the lamination of a conductive sheet 448 to metal layer 444 on top of silicon wafer 408 , which in this example, as will be recalled from FIG. 4N , has a frame 422 that supports the individual silicon members 420 at their respective ends. Subsequently the conductive sheet 448 is cut into wires 452 , and the silicon members 420 are detached from the silicon wafer frame 422 . In that example, the silicon members 420 are all in the plane of silicon wafer frame 422 .
- FIG. 13 illustrates an alternative precursor structure 1300 formed from silicon wafer in which a frame 1304 , which corresponds to frame 422 of FIG.
- precursor structure 1300 can readily be used in roll-to-roll or other type of continuous processing methods.
- FIG. 4S this figure depicts a longitudinal view of AED strand 400 , which comprises a plurality of FET elements 404 .
- the underlying silicon member 420 (not shown in FIG.4S , but shown in FIG. 4O , for example) is substantially continuous in that embodiment.
- FIG. 14 depicts a longitudinal view of an alternative AED strand 1400 , which includes a plurality of FET elements 1404 .
- silicon member 1420 is patterned along with the gate metal layer 1408 to reduce the overlap between the source/drain and gate layers, thereby reducing circuit capacitance and also in making AED strand 1400 more flexible.
- FIG. 4O this figure shows a longitudinal view of silicon-member-plus-wire composite 456 .
- Underlying silicon member 420 is substantially continuous in the embodiment of FIG. 4O and, furthermore, the thickness of the silicon member is dictated by the thickness of the starting silicon wafer 408 .
- FIG. 15A-C FIG. 15A depicts a longitudinal view of an alternative silicon-member-plus-wire composite 1500 .
- Conductive wires 1504 are laminated on both the top and bottom of a silicon member 1508 , which may be, for example, one of the silicon members 420 of FIG. 4N . Silicon member 1508 is then cut into sections, as depicted by representative cutting pattern 1512 to yield two sets of silicon-member-plus-wire 1516 as depicted in FIG. 15B .
- cutting pattern 1512 could be readily modified to create a multitude of geometries while yielding two silicon-member-plus-wire composites 1520 , as depicted in FIG. 15C .
- step 540 includes growing a wet or dry thermal oxide layer 432 on epitaxial silicon layer 428 .
- Typical wet or dry thermal oxides are grown in-situ at high temperatures between about 800° C. and about 1000 ° C. In other embodiments, this high-temperature oxidation step may be replaced with a lower temperature deposited oxide.
- FIG. 16 depicts a modified manufacturing method 1600 that incorporates the use of a lower-temperature deposited-oxide layer.
- step 1605 includes implementing steps 505 - 525 of method 500 ( FIG. 5 ).
- active dopants 440 are implanted into silicon sections 436 .
- metal layer 444 is deposited on the layer containing dopants 440 .
- remaining masking layer 412 is etched to expose silicon section 436 .
- exposed sections of the silicon wafer 436 are etched through the entire thickness of the wafer, and any residual photoresist 416 is removed so as to form silicon member 420 .
- epitaxial silicon layer 428 is grown to reduce surface roughness of etched silicon surface 424 .
- conductive sheet 448 is separated (e.g., cut) into ribbons (or wires) 452 .
- silicon members 420 are detached (e.g., cut) from silicon wafer frame 422 ( FIG. 4N ).
- a lower-temperature insulator layer 432 is deposited. Note that in this embodiment, step 580 would be redundant.
- implement steps 585 and 590 are performed.
- step 710 of FIG. 7 includes applying a gate metal layer 608 to substrate 604 and then patterning layer 608 into wires 612 .
- step 715 one or more sections of AED strand 400 are attached to substrate 604 such that metal layer 464 on AED strand 400 is in electrical communication with wires 612 ( FIG. 6B ).
- FIGS. 17A-B FIG. 17A is essentially a reproduction of FIG. 6A but depicting only the patterned wires 612 ( FIG. 6B ) and AED strands 400 . As seen in FIG.
- patterned wires 612 may lie in one plane 1704 and AED strands 400 may lie in another plane 1708 that overlies plane 1704 .
- This type of physical arrangement may also be thought of as a “non-woven” arrangement.
- patterned wires 612 may be replaced by discrete conductors so as to form a non-woven fabric free of a permanent substrate.
- FIG. 17B illustrates a woven arrangement of AED strands 400 and conductors 1712 that, in this example, pass over one AED strand and then pass under the next AED strand in a simple woven manner.
- weaving arrangements and patterns may be used to suit a particular design.
- step 575 of method 500 of FIG. 5 includes repeating steps 505 - 570 of the method so as to create long and substantially continuous wires of silicon-member-plus-wire composites 456 ( FIG. 4O ).
- FIG. 18A illustrates a continuous process in which a plurality of silicon members 1800 (each of which correspond to silicon members 420 of FIG. 4N ) may indeed be formed into such long wire composites 1804 .
- precursor structures 1808 each containing a plurality of silicon members 1800 are brought into proximity and then into contact with a continuous conductive layer 1812 , which corresponds to conductive sheet 448 of FIG. 4L .
- An exemplary type of precursor structure suitable for use as precursor structures 1808 is the recessed-frame type shown in FIG. 13 as element 1300 .
- precursor structure 1300 has a recessed frame 1304 that would allow the opposing ends of silicon members 1308 to be directly butted to similar silicon members provided by other similar precursor structures.
- This is in contrast to the precursor structure shown in FIG. 4N in which the frame 422 is in the same plane as the silicon members 420 and thus may be less amenable to end-to-end processing of the members. That said, those skilled in the art will readily appreciate that the precursor structure shown in FIG. 4N could indeed be used in a continuous process to create long wire composites similar to long wire composites 1804 .
- silicon members 1800 are laminated to conductive layer 1812 and the members are freed from the frame (not shown) of each precursor structure 1808 , and not necessarily in that order.
- silicon members 1800 may be taken up by a spool 1820 and stored thereon until needed for further processing and/or use in another step of a process for manufacturing electronic articles that will incorporate the silicon members.
- spool 1820 may be used to take up and store silicon members 1800 and conductive layer (element 1812 in FIG. 18A ).
- Spool 1820 may then be taken to another processing station (not shown), where silicon members 1800 are paid out from the spool for further use.
- a processing station is a station in which silicon members 1800 are subject to one or more deposition and/or etching steps to form active electronic devices, or portions of such devices, thereon.
- Another example station is one in which silicon members 1800 , which may have already been further processed, may be secured to a permanent substrate that will become part of the finished electronic articles.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- Thin Film Transistor (AREA)
Abstract
Strands of active electronic devices (AEDs), such as field-effect transistors, are made by processing a semiconductor substrate so that it yields a number of elongate semiconductor members liberated from the starting substrate. The elongate semiconductor members are secured to wires or wire-like structures so as to form semiconductor-member-on-a-wire composites upon which the AEDs are formed using various deposition and etching techniques. The AED strands have many uses, including the creating of electronic components, including flexible, conformal, rigid and foldable electronics, such as displays and sensors.
Description
- This application is a divisional of U.S. patent application Ser. No. 11/744,262 filed May 4, 2007, and titled “Methods of Making Semiconductor-Based Electronic Devices on a Wire and Articles That Can Be Made Thereby,” which is a divisional of U.S. patent application Ser. No. 11/610,195 filed Dec. 13, 2006, and titled “Method Of Making Semiconductor-Based Electronic Devices On A Wire And By Forming Freestanding Semiconductor Structures And Devices That Can Be Made Thereby.” Each of these applications is incorporated herein by reference in its entirety.
- The present invention generally relates to the field of semiconductor electronics. In particular, the present invention is directed to methods of making semiconductor-based electronic devices on a wire and articles that can be made thereby.
- With the continuing evolvement of the electronics industry, new techniques are continually needed to allow not only incremental progress, but also (albeit typically less often) major technological leaps that become the impetus for another round of incremental progress. For example, in the manufacturing of displays, for example, flat-panel displays such as video, television and computer monitors, among others, substrate sizes have been increasing incrementally over the approximately seven generations of flat panel display technology. The initial substrate size of the first generation of flat panel displays was roughly 320 mm×400 mm. This has increased to about 1800 mm×2100 mm in the current (seventh) generation of flat panel displays. However, these ever-increasing substrate sizes create significant manufacturing and engineering challenges with regard to their use, handling and transportation. In addition, the upfront capital investment in infrastructure required to process these large sheets of glass for each subsequent generation of fabrication has ballooned to upwards of $2 billion per fabrication facility.
- Furthermore, future trends in the display/electronics industry suggest that future display and electronic products will be made on flexible/conformal substrates. This transition is seen as inevitable to service the ever present need and desire to reduce the size, weight and cost of devices we use without sacrificing performance. A wide gamut of devices, such as displays, electronics and sensors, to name a few, would benefit from methodologies that would result in the mass production of ruggedized, light-weight, portable, small-form-factor, less power hungry and lower-cost devices. Moreover, new and novel markets and opportunities could be addressed and opened-up if these devices could be made flexible and/or conformal.
- To counter the ever-growing substrate-size dilemma and to service future flexible display needs, attempts have been, and are being, made to develop manufacturing processes that would allow for roll-to-roll, or reel-to-reel (also call “web coaters”), technologies. These technologies would allow flexible substrates, such as polymer/plastic foils and metal foils, to be substituted for rigid glass substrates. However, attempts so far have had limited success, primarily due to the complexity of manufacturing active electronic devices, such as field-effect transistors (FETs) that form the basis of most electronic circuitry (note that thin-film transistors (TFTs) are typically in the form of FETs). Typical manufacturing of such devices requires multiple coatings deposited at high temperatures and interspaced with multiple photolithographic patterning steps.
- It is commonly known that polymers/plastics, if used as substrates, severely limit the maximum temperature that may be used during device manufacturing. In addition, to prevent undue out-gassing and contamination of equipment and devices during coating deposition, these substrates need to undergo a complex and time-consuming pre-bake thermal cycling step. This step also serves to expel moisture and humidity from the native polymer substrate, thereby stabilizing the coefficient of thermal expansion of the substrate, which is helpful in the photolithographic patterning and pattern alignment steps. Metal foils are more resilient and tend to be immune from this temperature limit imposed by polymer/plastic substrates. However, to date, TFT devices made on metal foils have exhibited low electronic performance due to contamination effects and “unknowns” attributed to high surface-roughness of starting metal substrates.
- In addition, the use of flexible substrates has placed heavy demands on engineering new ways and equipment to address dimensional stability of substrates during lithography, mechanics for handling substrate curvature, registration accuracy and consistency of placement of TFTs and electrodes. Furthermore, flexible polymer/plastic substrates have had issues with moisture absorption and resistance to solvents and other chemicals. One of the more significant of these technical challenges that has slowed, and even stymied, attempts at roll-to-roll manufacturing of electronic devices on either polymer/plastic or metal foils is the issue with photolithographic registration and alignment due to the number of coatings and photomasking steps involved in the manufacturing of traditional TFTs.
- Pick-and-place techniques wherein complete and/or partial circuits are manufactured in a silicon (semiconductor) wafer and then transferred onto a separate substrate and interconnected to form electronic articles have been known in the semiconductor industry for some time. A variant of the pick and place method is the “fluidic suspension assembly,” or FSA, process, a technique patented by Alien Technology, wherein the manufactured “circuits” are floated into specific locations using a fluidic media and surface chemistry.
- Yet another technique, pioneered by Dr. John Rogers and others at the University of Illinois, is a so-called “top down” micro-technology approach to creating high performance active flexible electronic circuits. In short, this group of researchers has created free-standing micro- and nano-scale objects of single crystal silicon (and other semiconductors) from silicon-on-insulator wafers by lithographic patterning of resist, subsequently etching the exposed top silicon, and removing the underlying SiO2 to lift-off the remaining silicon. The free-standing silicon objects so obtained are then deposited and patterned, by dry transfer printing or solution casting, onto mechanically pliant substrates (like plastic) to yield mechanically flexible thin film transistors. They have coined these objects as “microstructured silicon.” Modified versions of the same basic technique are being pursued by Dr. Max Lagally at the University of Wisconsin (SiGe and Strained SiGe crystals), Triton Systems and Si2Technologies, among others.
- SUMMARY OF THE DISCLOSURE
- In one implementation, the present disclosure is directed to an electronic article. The electronic article includes: an electronic component that includes: a permanent substrate; a plurality of gate control wires formed on the permanent substrate; and a plurality of active electronic devices, each formed in accordance with claim 1, secured to the permanent substrate and in electrical communication with the plurality of gate control wires.
- For the purpose of illustrating the invention, the drawings show aspects of one or more embodiments of the invention. However, it should be understood that the present invention is not limited to the precise arrangements and instrumentalities shown in the drawings, wherein:
-
FIG. 1 is a flow diagram illustrating a method of making an electronic component using an active electronic device (AED) strand; -
FIG. 2 is a schematic diagram illustrating an AED strand that may be made using methodology of the present disclosure; -
FIG. 3 is a schematic diagram illustrating an electronic component made in accordance with the method ofFIG. 1 ; -
FIGS. 4A-S each show a cross-sectional view (transverse or longitudinal, as appropriate) of a transistor strand at a particular stage of manufacture; -
FIGS. 5A-B contain a flow diagram illustrating a method that may be used to make the transistor strand ofFIG. 4S ; -
FIG. 6A is a plan view of a substrate for making an electronic component (FIG. 6E ) that utilizes the transistor strand ofFIG. 4S ;FIGS. 6B-E are cross-sectional views of the electronic component at various stages of manufacture; -
FIG. 7 is a flow diagram illustrating a method of utilizing the transistor strand ofFIG. 4S to make the electronic component ofFIG. 6E ; -
FIG. 8A is an idealized side view of one of the transistors ofFIG. 4S ;FIG. 8B is an idealized transverse cross-sectional view as taken along line 8B-8B ofFIG. 8A ; -
FIG. 9 is an idealized cross-sectional view of a transistor made in accordance with the present disclosure in which the transistor is rotated 90° relative to other embodiments disclosed; -
FIG. 10 is an elevational cross-sectional view of a pre-grooved substrate suitable for use with any of a number of the electronic device strands of the present disclosure; -
FIG. 11A is an elevational cross-sectional view of an alternative electronic component that includes transistors having their gate electrodes formed after the transistor strands have been attached to a substrate;FIG. 11B is a reduced plan/perspective view of the electronic component ofFIG. 11A ; -
FIGS. 12A-F are cross-sectional views of semiconductor-member-on-a-wire composites (FIGS. 12E-F ) at various stages of manufacture; -
FIG. 13 is a cross-sectional view of a precursor structure that includes a plurality of outwardly extending semiconductor members supported by a recessed wafer frame; -
FIG. 14 is a longitudinal cross-sectional view of an alternative AED strand made in accordance with the present disclosure; -
FIGS. 15A-C are cross-sectional views illustrating an alternative method of manufacturing AED strands that increases yields; -
FIG. 16 is a flow diagram illustrating an alternative method of making an AED strand using lower-temperature deposited oxide in lieu of the high-temperature oxidation of the method ofFIG. 5 ; -
FIGS. 17A and 17B are perspective high-level schematic diagrams illustrating a plurality of AED strands in, respectively, a non-woven configuration and a woven configuration; and -
FIG. 18A is a perspective high-level schematic diagram of a continuous process that may be used to create AED strands of virtually any desired lengths;FIG. 18B is a schematic diagram of feed and take-up spools of a roll-to-roll implementation of the continuous process ofFIG. 18A . - The present disclosure is directed to a method of making electronic devices, such a field-effect transistors (FETs), among others, on a wire, on a wire-like substrate and on other substrates. The method utilizes techniques for forming semiconductor structures that differ from traditional wafer-wide deposit-and-etch techniques used to form more traditional devices, such as CMOS FETs, finFETs, etc. As will be described below in greater detail, the method may be used to create novel electronic device structures, such as flexible electronic structures and novel FET structures that can be used to create any of a variety of electronic articles, for example, displays, lighting, and sensors, among many others, that utilize FETs and other active electronic devices. Important flexible electronic structures that can be made using methods of the present disclosure include “transistor wire,” “transistor ribbon,” i.e., wire or wire-like bodies (e.g., ribbon), and other active electronic device (AED) strands that contain a plurality of transistors or other active electronic devices along their lengths. Such an AED strand may be used to create any of a variety of flexible, rigid and/or conformal components of electronic articles, ranging from pixel-array components for displays to sensor-array components of large-scale sensors. A fuller description of uses of the methods and structures of the present disclosure appear in U.S. Provisional Patent Application Ser. No. 60/797,795 (hereinafter “the '795 application) and U.S. patent application Ser. No. 11/610,195 (hereinafter “the '195 application”) (collectively “the '795 and '195 applications”), which are each incorporated herein by reference in its entirety.
- In one embodiment, the present disclosure is directed to a method of making one or more electronic devices on a wire, which includes wire-like structure (ribbon, for example), wherein various layers and other structures are formed on the wire so as to encapsulate the wire. The following examples are primarily directed to the formation of FETs, though those skilled in the art will readily understand how to adapt the techniques disclosed herein to a variety of electronic devices, such as MIM diodes, ring diodes, thick and thin film transistors, CMOS and MOS devices, FETs, MOSFETs, MESFETs, BJTs, IGBTs, and similar devices.
- Referring now to
FIG. 1 , and also toFIGS. 2-3 ,FIG. 1 contains a high-level flow diagram 100 illustrating the general flow of steps that may be used in forming an electronic component, for example, pixel matrix backplane, emitter array, sensor array, etc., using a transistor strand made in accordance with one or more of the methods described below or contemplated by the broad scope of this disclosure. At step 105, asemiconductor wafer 200 having the desired physical shape, surface finish and material composition is provided. Semiconductor materials suitable for use withwafer 200 are described in more detail in the '795 application. Oncesubstrate 200 has been provided, at step 110 a plurality of partially completed activeelectronic devices 204, for example, FETs are formed onsubstrate 200. Atstep 115, awire 208 having a desired cross-sectional shape and material composition is provided. Such cross-sectional shapes include simple shapes, for example, round, triangular, rectangular, etc., as well as more complex shapes, such as a dumbbell shape. The composition ofwire 208 may be any one of conductive, insulative or semiconductive. Cross-sectional shapes and materials suitable for use withwire 208 selected instep 115 are described in more detail in the '795 and '195 applications. At step 120,wire 208 is secured to partially completed activeelectronic devices 204. - Once
wire 208 is secured, atstep 125 additional processing of the plurality of partially completed active electronic devices 204 (FIG. 2 ), for example, FETs, is done to create anAED strand 212 of such devices. As will be described in greater detail below, various processing techniques are used as needed to build the type ofelectronic devices 204 andAED strand 212 at issue. Examples of these processing techniques include techniques for reducing the surface roughness of startingwire 208, if needed, techniques for depositing/growing layers (not shown) of various conducting, insulating and semiconducting layers and techniques for patterning and etching such layers. Specific examples of these and other techniques that may be used in formingelectronic devices 204 andAED strand 212 are described in more detail in the '795 and '195 applications. - After
AED strand 212 has been created, atstep 130AED strand 212 andelectronic devices 204 are secured to an appropriate substrate and electrically connected together and/or to other devices (not shown) as needed, as illustrated byconnections 304. Electronic devices 204 (and AED strand 212) may be secured to a substrate using any appropriate securing technique. For example, if electronic devices 204 (FIG. 2 ) are FETs having corresponding respective gate electrodes (not shown),substrate 300 may include patterned wires (not shown) that contacts respective ones of the gate electrodes. In this case,electronic devices 204 may be bonded to the wires using a technique suitable to maintain the electrical continuity between the wire and gate electrode. As described in the '795 and '195 applications,substrate 300 may be either a permanent or temporary substrate selected for the particular electronic component at issue. - There are several ways in which
electronic devices 204 andAED strand 212 can be applied to a substrate, such assubstrate 300. For example, as shown inFIG. 3 ,AED strand 212 may be applied tosubstrate 300 essentially as is, i.e., as a continuous strand, by itself or with other AED strands (not shown). If used by itself, it is noted thatAED strand 212 may be folded and/or curved so as to be applied tosubstrate 300 in a desired continuous pattern, such as a back-and-forth pattern or a rectangular spiral pattern (not shown) that, for example, starts or ends near the periphery of the substrate and ends or starts near the center of the substrate.AED strand 212 may, but need not necessarily, remain continuous in the completed electronic component as shown inFIG. 3 . Depending on the requirements for connectivity between/among the variouselectronic devices 204 and/or other components,connections 304 may be made in any suitable manner, such as by applying one or more patterned conductive layers tosubstrate 300. - After
electronic devices 204 and/orAED strand 212 have been secured to substrate and electrically connected as needed atstep 130, atstep 135 the electronic component may be completed. Steps for completing the electrical component may include, but are not limited to, any one or more of the following: encasingelectronic devices 204 andAED strand 212 in insulation, providing pixel electrodes and other conductive layers/structures, removingsubstrate 300, if temporary and/or affixing to another substrate, forming other electronic devices as needed to complete the electronic component. More detailed descriptions of these and other processing steps that may be used in completing an electronic component may be found in the '795 and '195 applications. - It is noted that in addition to many embodiments of
AED strand 212 being flexible,substrate 300 may be flexible as needed to suit a particular application. This flexibility has many practical implications as it relates, for example, to future flexible display and flexible macro-electronics and to general electronics platforms. For example, flexible electronic components made in accordance with methods of the current disclosure may be made conformal (i.e., able to conform to a curve and remain so curved), flexible (i.e., able to flex under applied force and revert back to its original shape when the applied force is removed), rollable (i.e., able to be rolled around an object, for example, a cylinder, back and forth under applied force) and/or foldable (i.e., able to be folded back and forth along an axis under an applied force). Those skilled in the art will readily appreciate that conformal, flexible, rollable and foldable electronic components can be optimized by orienting the AED strands, for example,AED strands 212 ofFIG. 2 . - As mentioned above, AED strands, such as
AED strands 212 ofFIG. 2 , may be made using a variety of techniques. Examples of these techniques are described immediately below. - In a first example, the electronic devices of an AED strand made in accordance with methods of the present disclosure are FETs that utilize single crystal silicon for the channel regions of the FETs.
FIG. 5 illustrates amethod 500 of making a transistor strand 400 (FIG. 4S ) that includes a plurality ofFETs 404 formed on awire 452. - Referring now to
FIG. 5 , and also toFIGS. 4A-S , at step 505 a singlecrystal silicon wafer 408 with <110> crystal orientation is provided (FIG. 4A ). As discussed above relative tosemiconductor wafer 200, other semiconductor wafer compositions may be utilized. A representative list of such compositions is found on pages 19-20 of the '795 application. In this example, thewafer 408 is ground and polished on both sides and may be doped or undoped. At step 510, maskinglayers 412 are deposited on both of the top and bottom surfaces of wafer 408 (FIG. 4B ). Exemplary masking layer compositions are described in detail on page 20 of the '795 application. Following this at step 515, photoresist layers 416 are deposited on both of the top and bottom surfaces of 408 on top of 412 (FIG. 4C ). - At
step 520, the photoresist layers 416 are exposed, developed and patterned with the desired pattern (FIG. 4D ). In this particular method, assilicon wafer 408 is completely etched through, it would be preferable to have the patterns for the top and bottom surfaces be mutually aligned. Techniques for photoresist patterning, composition and photolithography are detailed on pages 21-25 of the '795 application. At step 525, the exposed sections of the masking layers 412 fromstep 520 are etched to reveal the underlying silicon surface (FIG. 4E ). Atstep 530, the exposed silicon surface is etched through the entire thickness of the silicon wafer 408 (FIG. 4F ) creatingsilicon members 420 and a “frame” 422 (FIG. 4N ) that supports the silicon members during at least some of the subsequent processing steps. Furthermore, any remainingphotoresist 416 is now removed. Various etching techniques that may be utilized are outlined on pages 25-26 of the '795 application. It is noted that the etching may be wet or dry and the sidewalls of thesilicon members 420 may be substantially vertical, however, in the general case they may have any angle between 90° and about 40° from horizontal. It is also noted that whilesilicon members 420 are defined in this example by double-sided etching, those skilled in the art will recognize that the individual silicon members may be defined by single-sided etching and other material removal techniques, such as cutting, ablation, etc. -
FIG. 4A illustrates a startingsubstrate 408 in the foregoing embodiment as a <110> orientation silicon wafer. However, the startingsubstrate 408 could be of any other orientation, for example: <100> orientation, <111> orientation, etc. It is well known that DRIE (deep reactive ion etching) can be used to create deeply etchedpatterned silicon members 420, as desired. Alternatively,silicon members 420 with vertical sidewalls (or nearly vertical sidewalls) can be obtained using (100) wafers and wet anisotropic etching, when the mask pattern instep 520 is aligned 45 degrees from the primary flat. - Depending on the surface quality of the etched silicon surfaces, at step 535 an epitaxial layer of
silicon 428 may be deposited on the etched silicon surfaces 424 (FIG. 4G ) to reduce its surface roughness, if so desired. Atstep 540, an insulator layer of silicon dioxide 432 (FIG. 4H ) is grown onsilicon layer 428, if present, or on silicon surfaces 424. Thesilicon dioxide layer 432 may be grown by wet or dry thermal oxidation and will form the gate insulator in the finished FETs 404 (FIG. 4S ). Alternatively, other insulator layers may be preferentially deposited onsilicon surface 424 orsilicon layer 428. Material compositions for such alternative insulators is detailed on pages 26-28 of the '795 application. - At
step 545, the remainingmasking layer 412 on the top and bottom surfaces ofsilicon wafer 408 is etched away exposing silicon wafer sections 436 (FIG. 41 ). Atstep 550, active dopants 440 (FIG. 4J ) are implanted and activated into thesilicon wafer sections 436 fromstep 545 above. Thesedopants 440 will form the ohmic contact to the source/drain electrode in the finished FETs 404 (FIG. 4S ). Typical dopants and their deposition techniques have been elaborated on pages 19-20 of the '795 application. - At
step 555, metal layer 444 (FIG. 4K ) is deposited on the top and bottom surfaces of thesilicon wafer sections 436 over thedopant layer 440. One side ofmetal layer 444 will get attached to the source/data bus line, whereas the other side will end up electrically connected to the drain electrode of the finished FETs 404 (FIG. 4S ). Material compositions for representative metal layers are detailed onpage 21 of the '795 application. - At
step 560, a conductive sheet (or foil) 448 is laminated (bonded) to the top and/or the bottom (FIG. 4L , 4L′) surfaces of the metallizedcoating layer 444 onsubstrate 408. Exemplary compositions for the conductive sheet (or foil), bonding techniques, are revealed on pages 28-32 of the '795 application. Atstep 565, theconductive sheet 448 is cut into wires (or ribbons) 452 (FIG. 4M ). Eachwire 452 is thereby comprised of itsown silicon member 420.Conductive wire 452 will serve the function of the source electrode/data bus line of the finished FETs 404 (FIG. 4S ). Some techniques for cutting the conductive sheet into wires (or ribbons) are detailed on page 33-34 of the '795 application. - At
step 570,silicon member 420 is cut (detached) from the silicon frame 422 (FIG. 4N ). A side view of the composite 456 of silicon member (not shown but located beneath silicon dioxide layer 432) pluswire 452 is depicted inFIG. 4O . Typical semiconductor wafers are of finite diameters, typically less than 12 inches. However, in applications wherein longer FETs arrays may be required, such as large-area displays, anoptional step 575 may be introduced, whereinstep 505 thrustep 570 may be repeated multiple times along the length of a large substrate, so as to create long, continuous or substantially continuous silicon member “wires.” - At
step 580, an insulator layer 460 (FIG. 4P ) is deposited oncomposite 456.Insulator layer 460 is deposited selectively, such that the insulator layer only covers the metallic wire 452 (source electrode) and the free metallized end ofsilicon member 420. For example, selective deposition techniques such as electro-deposition, electro-plating, and electrophoretic may be utilized. Exemplary material compositions for insulator coatings for forminginsulator layer 460 are detailed on pages 26-28 of the '795 application. Atstep 585, a metal layer 464 (FIG. 4Q ) is conformally deposited oncomposite 456.Metal layer 464 will form the gate metal layer of thefinished FET devices 404 ofFIG. 4S . - At
step 590,metal layer 464 is patterned as desired.FIG. 4R andFIG. 4S are transverse and longitudinal views of such patterning respectively. At this point,AED strand 400 may be considered finished and ready for use in creating an electrical component, for example, as described below in connection withFIGS. 6A-E and 7. - Referring now to
FIGS. 6A-E , and also toFIG. 7 ,FIG. 6E shows a partially finishedelectronic component 600 made, for example, by affixingtransistor strand 400 ofFIG. 4S to asubstrate 604.Substrate 604 may be, for example, any suitable one of the substrates described on pages 35-38 of the '795 application.FIG. 7 illustrates a method 700 that may be used to formelectronic component 600 ofFIG. 6E . Referring toFIG. 6A , atstep 705,substrate 604 is provided. Atstep 710, agate layer 608 comprising a series of patternedconductive wires 612 is applied tosubstrate 604.Wires 612 may, but need not necessarily, be parallel to one another and extend in the same direction, which may be orthogonal to the direction of the longitudinal axes of transistor strands 400 (FIGS. 6B-E ) to be attached tosubstrate 604. The spacing between adjacent ones ofwires 612 is as needed to suit a particular application.Wires 612 may be formed of any suitable conductive material, for example, the metals listed onpage 21 of the '795 application and may be patterned, like any of the layers oftransistor strand 400, using, for example, any suitable one(s) of the patterning and etching techniques described on pages 21-25 of the '795 application. - At
step 715, one or more sections oftransistor strand 400 or one or more entire strands are attached tosubstrate 604 as illustrated inFIG. 6B so that the patternedwires 612 are in electrical contact with patternedconductive layers 464 of thevarious FETs 404 on the transistor strand. It is noted thattransistor strand 400 may be cut to the appropriate length after or before being affixed tosubstrate 604. Bonding ofconductive layers 464 to patternedwires 612 ofsubstrate 604 may be accomplished using any suitable technique, such as any of the techniques listed on page 32 of the '795 application. After bonding, atstep 720 an insulating layer 616 (FIG. 6C ) may be deposited to encasetransistor strands 400, or portions thereof, and fill the space between the strands/portions. The material of insulatinglayer 616 may be organic or inorganic in composition and may be photosensitive, if desired. Insulatinglayer 616 may also serve to planarize the free surface of the assembly. Representative planarization layer material compositions are detailed on page 34 of the '795 application. - After depositing insulating
layer 616, at step 725 a portion of this insulating layer is etched or otherwise removed to revealmetal layer 464, which is also etched or otherwise removed to revealinsulator layer 460 that, in turn, is etched away or removed to revealmetal layer 444 oftransistor strands 400.FIG. 6D illustrateselectronic component 600 after the material etching/removal ofstep 725. Atstep 730, a conductive layer 620 (FIG. 6E ) is deposited on the exposedmetal layer 444 using any of a number of deposition techniques, such as techniques describe in the '795 application.Conductive layer 620 will provideFETs 404 with drain electrodes after patterning instep 735. Atstep 740,electronic component 600 may be processed further to include any additional devices and structures (not shown) needed, for example, capacitors, resistors, metal interconnects, etc. Then, atstep 745, the finishedelectronic component 600 may be packaged with other components, for example, a driver to drive the back plane of a display, display front panels, such as organic LEDs, liquid crystals, etc., as dictated by the application at hand. - To help visualize the functional structure of
FETs 404 ontransistor strand 400,FIGS. 8A-B show an idealistic representation of any one of these FETs in the context ofelectronic component 600 ofFIG. 6E . As seen inFIG. 8B ,conductive wire 452 functions as the source ofFET 404, and conductive layer 620 (e.g., a pixel electrode) ofelectronic component 600 functions as the drain of the FET.Silicon semiconductor surface 428 function(s) as the channel ofFET 404 between the source and drain.Insulator layer 432 atop silicon surface 428 (i.e., the channel) function to insulate the channel from the gate electrode ofFET 404, which is provided by patternedconductive layer 464. As is readily seen inFIG. 8B ,wire 612 onsubstrate 604 is in electrical communication with the gate electrode for controlling the gating of the channel (i.e., silicon layer). Some of the more salient features of the foregoing methodologies are described on page 66 of the '795 application. - In the foregoing embodiment, specific examples of process methodologies have been shown. However, as has been fairly extensively catalogued on pages 49-65 in the '795 application, there are a variety of permutations and combinations that may be substituted to create the same net effect. Once familiar with the basic teachings of the present disclosure, those skilled in the art will readily appreciate how to embody and execute these permutations and combinations to achieve desired results.
- In the embodiment discussed above, the drain/pixel electrodes (i.e., conductive layer 620) are on the upper surface (relative to the figure
FIG. 8B ). However, in alternative embodiments the transistor strands can be effectively rotated 90° relative to the substrates so that the drain/pixel electrodes, the source/data bus lines and the gate/gate bus lines can be nearly co-planar. This would make the FETs look more like thin-film transistors in conventional arrays.FIG. 9 shows an idealistic representation of atransistor strand 900 having an FET 904 made in accordance with the broad concepts of method 700, but with some differing steps. One way to achieve the structure shown inFIG. 9 is to modify the steps of method 700 ofFIG. 7 as follows. At a step corresponding to step 715,transistor strand 400 is oriented so thatsilicon member 420 extends sideways and secured togate bus line 612 onsubstrate 604 using any of a number of metal joining techniques. As before,gate bus line 612 is one of a plurality of parallel lines patterned onsubstrate 604. At a step corresponding to step 720,insulator structures 908 may be formed by depositing an insulator layer so as to preferentially encasetransistor strand 900 andgate bus line 612. The insulator material for this step may be organic or inorganic in composition. In addition, it may be photosensitive, if desired. This layer can also serve to planarize the top surface. After forminginsulator structures 908, steps equivalent tosteps 725 onward may be performed to complete a corresponding electronic component. - In the preceding examples,
substrates 300, 604 (FIGS. 3 and 6A-E) illustrated are shown having substantially flat upper surfaces that confront the correspondingrespective AED strands FIG. 10 , each of thesesubstrates substrate 1000 that includes one ormore grooves 1004 or other depressions for receivingAED strands 1008 or portions thereof to aid in arranging the AED strands, or electronic devices thereon, on the substrate relative to one another and/or to other devices. IfAED strands 1008 are of the type having a conductive outer layer (not shown), such as for the gate electrodes, andsubstrate 1000 is provided withgrooves 1004 rather than dimples or other depressions, the substrate may be provided withgate bus lines 1012 that, at least locally, have current flow axes that extend perpendicular to the longitudinal axes ofgrooves 1004. Those skilled in the art will appreciate the variety of substrates and depressions that may be used to aid in aligning AED strands and/or their component electronic devices, for example, FETs. - Referring back to
FIG. 8B , this figure illustrates aFET 404 applied to asubstrate 604 so that thesilicon semiconductor members 420 are oriented vertically relative toFIG. 8B . In that example,conductive layer 464, i.e., gate electrode, extends largely around the circumference ofFET 404 from agate bus wire 612 on substrate. It is noted that the gate electrode need not be arranged in this manner. Rather, the gate electrode may be provided after the transistor strand is applied to a substrate. - For example,
FIG. 11A shows a partially completedelectronic component 1100 having fouridentical transistor strands 1104 comprising correspondingrespective FETs 1108. As discussed above, a gate electrode layer, for example,conductive layer 464 ofFIG. 4Q , is provided to transistor strand 400 (FIG. 4S ) before the strand is attached to a substrate. However, inFIG. 11 ,transistor strands 1104 are embedded in acomposite substrate 1112 prior to any gate electrode layer being applied thereto. Aftertransistor strands 1104 have been embedded incomposite substrate 1112, agate electrode layer 1116 is deposited on the substrate and patterned, for example, as shown inFIG. 11B . Then, an insulating layer 1120 (FIG. 11A ) is deposited and patterned ongate electrode layer 1116. After insulatinglayer 1120 has been provided, drain/pixel electrode layer 1124 may be deposited and patterned. Insulatinglayer 1120, provides electrical insulation betweengate electrode layer 1116 and drain/pixel electrode layer 1124 so as to inhibit shorting therebetween. - Yet another example is depicted in
FIGS. 12A-E . Referring toFIG. 12A , a standard <100> orientation silicon wafer 1204 is provided. Staggered “V grooves” 1208 are then etched into the top of the wafer 1204 (FIG. 12B ). Furthermore, another set of staggered “V grooves” 1212 are etched into the bottom of the wafer 1204 (FIG. 12C ). The patterns for “V grooves” 1208 and 1212 are aligned so as to yield a series ofparallel structures 1216, termed “bellows,” as shown inFIG. 12C . As depicted inFIG. 12D , walls of the “bellows” 1216 are etched to yieldsilicon members 1220. Note howmembers 1220 are similar to thesilicon members 420.Silicon members 1220 are further bonded to wires as shown inFIG. 12E to yieldcomposite structures 1224. As seen more distinctly inFIG. 12F , the resultingcomposite structures 1224 are similar tocomposite structures 456 ofFIGS. 4O-P . - FIGS. 4L and 4L′ depict the lamination of a
conductive sheet 448 tometal layer 444 on top ofsilicon wafer 408, which in this example, as will be recalled fromFIG. 4N , has aframe 422 that supports theindividual silicon members 420 at their respective ends. Subsequently theconductive sheet 448 is cut intowires 452, and thesilicon members 420 are detached from thesilicon wafer frame 422. In that example, thesilicon members 420 are all in the plane ofsilicon wafer frame 422.FIG. 13 , on the other hand, illustrates analternative precursor structure 1300 formed from silicon wafer in which aframe 1304, which corresponds to frame 422 ofFIG. 4N , is recessed in height with respect to thesilicon members 1308, which correspond tosilicon members 420 ofFIG. 4N . This profile offrame 1304 can ease alignment and bonding constraints whenadditional silicon members 1308 are butted adjacent to previously bonded silicon members as called out bystep 575 ofmethod 500. Thus,precursor structure 1300 can readily be used in roll-to-roll or other type of continuous processing methods. - Referring again to
FIG. 4S , this figure depicts a longitudinal view ofAED strand 400, which comprises a plurality ofFET elements 404. The underlying silicon member 420 (not shown inFIG.4S , but shown inFIG. 4O , for example) is substantially continuous in that embodiment. -
FIG. 14 depicts a longitudinal view of analternative AED strand 1400, which includes a plurality ofFET elements 1404. In this case,silicon member 1420 is patterned along with thegate metal layer 1408 to reduce the overlap between the source/drain and gate layers, thereby reducing circuit capacitance and also in makingAED strand 1400 more flexible. - Referring to
FIG. 4O , this figure shows a longitudinal view of silicon-member-plus-wire composite 456. Underlyingsilicon member 420 is substantially continuous in the embodiment ofFIG. 4O and, furthermore, the thickness of the silicon member is dictated by the thickness of the startingsilicon wafer 408. In some applications, it can be advantageous to increase the number of FET elements 404 (FIG. 4S ) that can be realized from one starting wafer 408 (FIG. 4A ). Referring now toFIG. 15A-C ,FIG. 15A depicts a longitudinal view of an alternative silicon-member-plus-wire composite 1500. Conductive wires 1504 (again, the term “wire” is intended to cover wire and wire-like structures) are laminated on both the top and bottom of asilicon member 1508, which may be, for example, one of thesilicon members 420 ofFIG. 4N .Silicon member 1508 is then cut into sections, as depicted byrepresentative cutting pattern 1512 to yield two sets of silicon-member-plus-wire 1516 as depicted inFIG. 15B . Those skilled in the art will readily appreciate that cuttingpattern 1512 could be readily modified to create a multitude of geometries while yielding two silicon-member-plus-wire composites 1520, as depicted inFIG. 15C . - In the foregoing embodiment depicted in
flow chart 500,step 540 includes growing a wet or drythermal oxide layer 432 onepitaxial silicon layer 428. Typical wet or dry thermal oxides are grown in-situ at high temperatures between about 800° C. and about 1000° C. In other embodiments, this high-temperature oxidation step may be replaced with a lower temperature deposited oxide. Referring now toFIG. 5 andFIG. 16 ,FIG. 16 depicts a modifiedmanufacturing method 1600 that incorporates the use of a lower-temperature deposited-oxide layer. As is evident fromFIG. 16 , step 1605 includes implementing steps 505-525 of method 500 (FIG. 5 ). Atstep 1610,active dopants 440 are implanted intosilicon sections 436. Atstep 1615,metal layer 444 is deposited on thelayer containing dopants 440. At step 1620, remainingmasking layer 412 is etched to exposesilicon section 436. Atstep 1625, exposed sections of thesilicon wafer 436 are etched through the entire thickness of the wafer, and anyresidual photoresist 416 is removed so as to formsilicon member 420. Atstep 1630, if desired,epitaxial silicon layer 428 is grown to reduce surface roughness of etchedsilicon surface 424. Atstep 1635 laminateconductive sheet 448 tometal layer 444 either on top and/or bottom surface. Atstep 1640,conductive sheet 448 is separated (e.g., cut) into ribbons (or wires) 452. Atstep 1645,silicon members 420 are detached (e.g., cut) from silicon wafer frame 422 (FIG. 4N ). Atstep 1650, a lower-temperature insulator layer 432 is deposited. Note that in this embodiment, step 580 would be redundant. Atstep 1655, implementsteps - Referring again to
FIG. 6A andFIG. 7 , step 710 ofFIG. 7 includes applying agate metal layer 608 tosubstrate 604 and then patterninglayer 608 intowires 612. Atstep 715 one or more sections ofAED strand 400 are attached tosubstrate 604 such thatmetal layer 464 onAED strand 400 is in electrical communication with wires 612 (FIG. 6B ). Referring now toFIGS. 17A-B ,FIG. 17A is essentially a reproduction ofFIG. 6A but depicting only the patterned wires 612 (FIG. 6B ) andAED strands 400. As seen inFIG. 17A , patternedwires 612 may lie in oneplane 1704 andAED strands 400 may lie in anotherplane 1708 that overliesplane 1704. This type of physical arrangement may also be thought of as a “non-woven” arrangement. In some embodiments, patternedwires 612 may be replaced by discrete conductors so as to form a non-woven fabric free of a permanent substrate.FIG. 17B , on the other hand, illustrates a woven arrangement ofAED strands 400 andconductors 1712 that, in this example, pass over one AED strand and then pass under the next AED strand in a simple woven manner. Those skilled in the art will readily appreciate that other weaving arrangements and patterns may be used to suit a particular design. - Referring to
FIG. 5 , and also toFIGS. 18A-B , as mentioned,step 575 ofmethod 500 ofFIG. 5 includes repeating steps 505-570 of the method so as to create long and substantially continuous wires of silicon-member-plus-wire composites 456 (FIG. 4O ).FIG. 18A illustrates a continuous process in which a plurality of silicon members 1800 (each of which correspond tosilicon members 420 ofFIG. 4N ) may indeed be formed into suchlong wire composites 1804. In this example,precursor structures 1808 each containing a plurality ofsilicon members 1800 are brought into proximity and then into contact with a continuousconductive layer 1812, which corresponds toconductive sheet 448 ofFIG. 4L . An exemplary type of precursor structure suitable for use asprecursor structures 1808 is the recessed-frame type shown inFIG. 13 aselement 1300. - Referring briefly to
FIG. 13 , as mentioned above relative toFIG. 13 ,precursor structure 1300 has a recessedframe 1304 that would allow the opposing ends ofsilicon members 1308 to be directly butted to similar silicon members provided by other similar precursor structures. This is in contrast to the precursor structure shown inFIG. 4N in which theframe 422 is in the same plane as thesilicon members 420 and thus may be less amenable to end-to-end processing of the members. That said, those skilled in the art will readily appreciate that the precursor structure shown inFIG. 4N could indeed be used in a continuous process to create long wire composites similar tolong wire composites 1804. - At some point during the process,
silicon members 1800 are laminated toconductive layer 1812 and the members are freed from the frame (not shown) of eachprecursor structure 1808, and not necessarily in that order. As shown inFIG. 18B , once liberated from precursor substrates, such asprecursor structures 1808 ofFIG. 18A , and further processed as desired,silicon members 1800 may be taken up by a spool 1820 and stored thereon until needed for further processing and/or use in another step of a process for manufacturing electronic articles that will incorporate the silicon members. For example, spool 1820 may be used to take up andstore silicon members 1800 and conductive layer (element 1812 inFIG. 18A ). Spool 1820 may then be taken to another processing station (not shown), wheresilicon members 1800 are paid out from the spool for further use. An example of such a processing station is a station in whichsilicon members 1800 are subject to one or more deposition and/or etching steps to form active electronic devices, or portions of such devices, thereon. Another example station is one in whichsilicon members 1800, which may have already been further processed, may be secured to a permanent substrate that will become part of the finished electronic articles. - Exemplary embodiments have been disclosed above and illustrated in the accompanying drawings. It will be understood by those skilled in the art that various changes, omissions and additions may be made to that which is specifically disclosed herein without departing from the spirit and scope of the present invention.
Claims (7)
1. An electronic article, comprising:
an electronic component that includes:
a permanent substrate;
a plurality of gate control wires formed on said permanent substrate; and
a plurality of active electronic devices, each formed in accordance with claim 1 , secured to said permanent substrate and in electrical communication with said plurality of gate control wires.
2. The electronic article of claim 1 , wherein said electronic component is a flexible component.
3. The electronic article of claim 1 , wherein said electronic component is a conformal component.
4. The electronic article of claim 1 , wherein said electronic component is a rollable component.
5. The electronic article of claim 1 , wherein said electronic component is a foldable component.
6. The electronic article of claim 1 , wherein said electronic component is a display.
7. The electronic article of claim 1 , wherein said electronic component is a sensor.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/702,430 US20100133543A1 (en) | 2005-12-13 | 2010-02-09 | Methods of Making Semiconductor-Based Electronic Devices on a Wire and Articles That Can Be Made Thereby |
Applications Claiming Priority (9)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US74949105P | 2005-12-13 | 2005-12-13 | |
US79779606P | 2006-05-05 | 2006-05-05 | |
US81667106P | 2006-06-28 | 2006-06-28 | |
US85162106P | 2006-10-16 | 2006-10-16 | |
US85161906P | 2006-10-16 | 2006-10-16 | |
US85143106P | 2006-10-16 | 2006-10-16 | |
US11/610,195 US7871912B2 (en) | 2005-12-13 | 2006-12-13 | Methods of making semiconductor-based electronic devices by forming freestanding semiconductor structures |
US11/744,262 US7700471B2 (en) | 2005-12-13 | 2007-05-04 | Methods of making semiconductor-based electronic devices on a wire and articles that can be made thereby |
US12/702,430 US20100133543A1 (en) | 2005-12-13 | 2010-02-09 | Methods of Making Semiconductor-Based Electronic Devices on a Wire and Articles That Can Be Made Thereby |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/744,262 Division US7700471B2 (en) | 2005-12-13 | 2007-05-04 | Methods of making semiconductor-based electronic devices on a wire and articles that can be made thereby |
Publications (1)
Publication Number | Publication Date |
---|---|
US20100133543A1 true US20100133543A1 (en) | 2010-06-03 |
Family
ID=38443122
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/744,262 Expired - Fee Related US7700471B2 (en) | 2005-12-13 | 2007-05-04 | Methods of making semiconductor-based electronic devices on a wire and articles that can be made thereby |
US12/702,430 Abandoned US20100133543A1 (en) | 2005-12-13 | 2010-02-09 | Methods of Making Semiconductor-Based Electronic Devices on a Wire and Articles That Can Be Made Thereby |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/744,262 Expired - Fee Related US7700471B2 (en) | 2005-12-13 | 2007-05-04 | Methods of making semiconductor-based electronic devices on a wire and articles that can be made thereby |
Country Status (2)
Country | Link |
---|---|
US (2) | US7700471B2 (en) |
WO (1) | WO2008137264A1 (en) |
Families Citing this family (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7700471B2 (en) * | 2005-12-13 | 2010-04-20 | Versatilis | Methods of making semiconductor-based electronic devices on a wire and articles that can be made thereby |
US7871912B2 (en) * | 2005-12-13 | 2011-01-18 | Versatilis Llc | Methods of making semiconductor-based electronic devices by forming freestanding semiconductor structures |
US7638416B2 (en) * | 2005-12-13 | 2009-12-29 | Versatilis Llc | Methods of making semiconductor-based electronic devices on a wire and articles that can be made using such devices |
WO2008076756A2 (en) * | 2006-12-13 | 2008-06-26 | Versatilis Llc | Method of making semiconductor-based electronic devices on a wire and by forming freestanding semiconductor structures, and devices that can be made thereby |
KR101579135B1 (en) * | 2008-12-03 | 2015-12-22 | 삼성디스플레이 주식회사 | Thin film transistor substrate and method of manufacturing the same |
CN107369162B (en) * | 2017-07-21 | 2020-07-10 | 华北电力大学(保定) | Method and system for generating insulator candidate target area |
Citations (44)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4057819A (en) * | 1976-08-05 | 1977-11-08 | Alan Ernest Owen | Semiconductor device |
US5789770A (en) * | 1994-11-02 | 1998-08-04 | Lsi Logic Corporation | Hexagonal architecture with triangular shaped cells |
US5915179A (en) * | 1995-06-09 | 1999-06-22 | Sanyo Electric Co., Ltd. | Semiconductor device and method of manufacturing the same |
US6133146A (en) * | 1996-05-09 | 2000-10-17 | Scb Technologies, Inc. | Semiconductor bridge device and method of making the same |
US6157049A (en) * | 1996-03-14 | 2000-12-05 | Siemens Aktiengesellschaft | Electronic device, in particular for switching electric currents, for high reverse voltages and with low on-state losses |
US20020022343A1 (en) * | 2000-08-15 | 2002-02-21 | Fujitsu Quantum Devices Limited | Semiconductor device and method of manufacturing the same |
US20030089899A1 (en) * | 2000-08-22 | 2003-05-15 | Lieber Charles M. | Nanoscale wires and related devices |
US20030178623A1 (en) * | 2002-03-25 | 2003-09-25 | Sharp Kabushiki Kaisha | Transistor array and active-matrix substrate |
US20030180451A1 (en) * | 2001-10-05 | 2003-09-25 | Kodas Toivo T. | Low viscosity copper precursor compositions and methods for the deposition of conductive electronic features |
US6682965B1 (en) * | 1997-03-27 | 2004-01-27 | Sony Corporation | Method of forming n-and p- channel field effect transistors on the same silicon layer having a strain effect |
US6690056B1 (en) * | 1999-04-06 | 2004-02-10 | Peregrine Semiconductor Corporation | EEPROM cell on SOI |
US20040066147A1 (en) * | 2002-10-07 | 2004-04-08 | Samsung Sdi Co., Ltd. | Flat panel display |
US20040174349A1 (en) * | 2003-03-04 | 2004-09-09 | Libsch Frank Robert | Driving circuits for displays |
US20050042796A1 (en) * | 1998-03-27 | 2005-02-24 | Sigurd Wagner | Method for making multilayer thin-film electronics |
US20050078071A1 (en) * | 2003-10-09 | 2005-04-14 | Kun-Hong Chen | [pixel structure of active organic light emitting diode] |
US20050127363A1 (en) * | 2001-12-06 | 2005-06-16 | Hirohiko Nishiki | Function line and transistor array using the same |
US7005378B2 (en) * | 2002-08-26 | 2006-02-28 | Nanoink, Inc. | Processes for fabricating conductive patterns using nanolithography as a patterning tool |
US20060043366A1 (en) * | 2004-08-31 | 2006-03-02 | Lg Philips Lcd Co., Ltd. | Driving circuit active matrix type organic light emitting diode device and method thereof |
US20060051401A1 (en) * | 2004-09-07 | 2006-03-09 | Board Of Regents, The University Of Texas System | Controlled nanofiber seeding |
US20060054879A1 (en) * | 2002-08-23 | 2006-03-16 | Sungho Jin | Article comprising gated field emission structures with centralized nanowires and method for making the same |
US20060063298A1 (en) * | 2004-09-20 | 2006-03-23 | Eastman Kodak Company | Providing driving current arrangement for oled device |
US20060138401A1 (en) * | 2004-12-29 | 2006-06-29 | Gang Yu | Electronic devices comprising conductive members that connect electrodes to other conductive members within a substrate and processes for forming the electronic devices |
US7074644B2 (en) * | 2003-01-28 | 2006-07-11 | Seiko Epson Corporation | Method of manufacturing thin film element, thin film transistor circuit substrate, active matrix display device, electro-optical device, and electronic apparatus |
US20060172470A1 (en) * | 2005-01-13 | 2006-08-03 | Kabushiki Kaisha Toshiba | Method of manufacturing thin film element |
US20060175601A1 (en) * | 2000-08-22 | 2006-08-10 | President And Fellows Of Harvard College | Nanoscale wires and related devices |
US20060216514A1 (en) * | 2002-12-25 | 2006-09-28 | Ebara Corporation | Diamond film-forming silicon and its manufacturing method |
US20060231875A1 (en) * | 2005-04-15 | 2006-10-19 | Micron Technology, Inc. | Dual conversion gain pixel using Schottky and ohmic contacts to the floating diffusion region and methods of fabrication and operation |
US20060233694A1 (en) * | 2005-04-15 | 2006-10-19 | Sandhu Gurtej S | Nanotubes having controlled characteristics and methods of manufacture thereof |
US20060246267A1 (en) * | 2005-04-08 | 2006-11-02 | Versatilis Llc | System and method for manufacturing thick and thin film devices using a donee layer cleaved from a crystalline donor |
US20060273309A1 (en) * | 2005-06-03 | 2006-12-07 | Jian Wang | Workpiece including electronic components and conductive members |
US20070007434A1 (en) * | 2005-05-12 | 2007-01-11 | Bedabrata Pain | Linear dynamic range enhancement in a CMOS imager |
US20070063192A1 (en) * | 2005-09-20 | 2007-03-22 | Toppoly Optoelectronics Corp. | Systems for emitting light incorporating pixel structures of organic light-emitting diodes |
US20070063993A1 (en) * | 2005-09-16 | 2007-03-22 | Semiconductor Energy Laboratory Co., Ltd. | Display device and driving method of display device |
US20070120188A1 (en) * | 2005-11-30 | 2007-05-31 | Seiko Epson Corporation | Light-emitting device and electronic apparatus |
US20070138504A1 (en) * | 2003-11-24 | 2007-06-21 | Keum-Nam Kim | Method for manufacturing diode-connected transistor and image display device using the same |
US20070152574A1 (en) * | 2005-12-31 | 2007-07-05 | Lg.Philips Lcd Co., Ltd. | Organic light emitting diode device and method for fabricating the same |
US20070170465A1 (en) * | 2006-01-20 | 2007-07-26 | Oh Kyong Kwon | Level shifter for flat panel display device |
US20070176174A1 (en) * | 2006-01-27 | 2007-08-02 | Lee Tae-Woo | Conducting polymer composition and organic optoelectronic device employing the same |
US20070200110A1 (en) * | 2005-12-13 | 2007-08-30 | Versatilis Llc | Methods of Making Semiconductor-Based Electronic Devices on a Wire and Articles that can be Made Thereby |
US20070278526A1 (en) * | 2005-12-13 | 2007-12-06 | Versatilis Llc | Methods of Making Semiconductor-Based Electronic Devices on a Wire and Articles That Can Be Made Using Such Devices |
US20080036038A1 (en) * | 2006-03-10 | 2008-02-14 | Hersee Stephen D | PULSED GROWTH OF CATALYST-FREE GROWITH OF GaN NANOWIRES AND APPLICATION IN GROUP III NITRIDE SEMICONDUCTOR BULK MATERIAL |
US20080150025A1 (en) * | 2005-12-13 | 2008-06-26 | Versatilis Llc | Methods of Making Semiconductor-Based Electronic Devices on a Wire and by Forming Freestanding Semiconductor Structures, and Devices That Can Be Made Thereby |
US20080206964A1 (en) * | 2004-09-16 | 2008-08-28 | Atomate Corporation | Carbon Nanotube Transistor Process with Transferred Carbon Nanotubes |
US20090311166A1 (en) * | 2006-05-19 | 2009-12-17 | Massachusetts Institute Of Technology | Continuous Process for the Production of Nanostructures Including Nanotubes |
Family Cites Families (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4200545B2 (en) * | 1998-06-08 | 2008-12-24 | ソニー株式会社 | Solid-state imaging device, driving method thereof, and camera system |
JP3840214B2 (en) * | 2003-01-06 | 2006-11-01 | キヤノン株式会社 | Photoelectric conversion device, method for manufacturing photoelectric conversion device, and camera using the same |
JP4297416B2 (en) * | 2003-06-10 | 2009-07-15 | シャープ株式会社 | Solid-state imaging device, driving method thereof and camera |
JP4794877B2 (en) * | 2005-03-18 | 2011-10-19 | キヤノン株式会社 | Solid-state imaging device and camera |
JP4677258B2 (en) * | 2005-03-18 | 2011-04-27 | キヤノン株式会社 | Solid-state imaging device and camera |
JP4459099B2 (en) * | 2005-03-18 | 2010-04-28 | キヤノン株式会社 | Solid-state imaging device and camera |
JP4459098B2 (en) * | 2005-03-18 | 2010-04-28 | キヤノン株式会社 | Solid-state imaging device and camera |
-
2007
- 2007-05-04 US US11/744,262 patent/US7700471B2/en not_active Expired - Fee Related
-
2008
- 2008-04-16 WO PCT/US2008/060483 patent/WO2008137264A1/en active Application Filing
-
2010
- 2010-02-09 US US12/702,430 patent/US20100133543A1/en not_active Abandoned
Patent Citations (49)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4057819A (en) * | 1976-08-05 | 1977-11-08 | Alan Ernest Owen | Semiconductor device |
US5789770A (en) * | 1994-11-02 | 1998-08-04 | Lsi Logic Corporation | Hexagonal architecture with triangular shaped cells |
US5915179A (en) * | 1995-06-09 | 1999-06-22 | Sanyo Electric Co., Ltd. | Semiconductor device and method of manufacturing the same |
US6157049A (en) * | 1996-03-14 | 2000-12-05 | Siemens Aktiengesellschaft | Electronic device, in particular for switching electric currents, for high reverse voltages and with low on-state losses |
US6133146A (en) * | 1996-05-09 | 2000-10-17 | Scb Technologies, Inc. | Semiconductor bridge device and method of making the same |
US6682965B1 (en) * | 1997-03-27 | 2004-01-27 | Sony Corporation | Method of forming n-and p- channel field effect transistors on the same silicon layer having a strain effect |
US20050042796A1 (en) * | 1998-03-27 | 2005-02-24 | Sigurd Wagner | Method for making multilayer thin-film electronics |
US6690056B1 (en) * | 1999-04-06 | 2004-02-10 | Peregrine Semiconductor Corporation | EEPROM cell on SOI |
US20020022343A1 (en) * | 2000-08-15 | 2002-02-21 | Fujitsu Quantum Devices Limited | Semiconductor device and method of manufacturing the same |
US20030089899A1 (en) * | 2000-08-22 | 2003-05-15 | Lieber Charles M. | Nanoscale wires and related devices |
US20060175601A1 (en) * | 2000-08-22 | 2006-08-10 | President And Fellows Of Harvard College | Nanoscale wires and related devices |
US20030180451A1 (en) * | 2001-10-05 | 2003-09-25 | Kodas Toivo T. | Low viscosity copper precursor compositions and methods for the deposition of conductive electronic features |
US20050127363A1 (en) * | 2001-12-06 | 2005-06-16 | Hirohiko Nishiki | Function line and transistor array using the same |
US20030178623A1 (en) * | 2002-03-25 | 2003-09-25 | Sharp Kabushiki Kaisha | Transistor array and active-matrix substrate |
US6885028B2 (en) * | 2002-03-25 | 2005-04-26 | Sharp Kabushiki Kaisha | Transistor array and active-matrix substrate |
US20050127455A1 (en) * | 2002-03-25 | 2005-06-16 | Sharp Kabushiki Kaisha | Transistor array and active-matrix substrate |
US20060054879A1 (en) * | 2002-08-23 | 2006-03-16 | Sungho Jin | Article comprising gated field emission structures with centralized nanowires and method for making the same |
US7005378B2 (en) * | 2002-08-26 | 2006-02-28 | Nanoink, Inc. | Processes for fabricating conductive patterns using nanolithography as a patterning tool |
US20040066147A1 (en) * | 2002-10-07 | 2004-04-08 | Samsung Sdi Co., Ltd. | Flat panel display |
US20060216514A1 (en) * | 2002-12-25 | 2006-09-28 | Ebara Corporation | Diamond film-forming silicon and its manufacturing method |
US7074644B2 (en) * | 2003-01-28 | 2006-07-11 | Seiko Epson Corporation | Method of manufacturing thin film element, thin film transistor circuit substrate, active matrix display device, electro-optical device, and electronic apparatus |
US20040174349A1 (en) * | 2003-03-04 | 2004-09-09 | Libsch Frank Robert | Driving circuits for displays |
US20050078071A1 (en) * | 2003-10-09 | 2005-04-14 | Kun-Hong Chen | [pixel structure of active organic light emitting diode] |
US20070138504A1 (en) * | 2003-11-24 | 2007-06-21 | Keum-Nam Kim | Method for manufacturing diode-connected transistor and image display device using the same |
US20060043366A1 (en) * | 2004-08-31 | 2006-03-02 | Lg Philips Lcd Co., Ltd. | Driving circuit active matrix type organic light emitting diode device and method thereof |
US20060051401A1 (en) * | 2004-09-07 | 2006-03-09 | Board Of Regents, The University Of Texas System | Controlled nanofiber seeding |
US20080206964A1 (en) * | 2004-09-16 | 2008-08-28 | Atomate Corporation | Carbon Nanotube Transistor Process with Transferred Carbon Nanotubes |
US20060063298A1 (en) * | 2004-09-20 | 2006-03-23 | Eastman Kodak Company | Providing driving current arrangement for oled device |
US20060138401A1 (en) * | 2004-12-29 | 2006-06-29 | Gang Yu | Electronic devices comprising conductive members that connect electrodes to other conductive members within a substrate and processes for forming the electronic devices |
US20060172470A1 (en) * | 2005-01-13 | 2006-08-03 | Kabushiki Kaisha Toshiba | Method of manufacturing thin film element |
US20060246267A1 (en) * | 2005-04-08 | 2006-11-02 | Versatilis Llc | System and method for manufacturing thick and thin film devices using a donee layer cleaved from a crystalline donor |
US20060231875A1 (en) * | 2005-04-15 | 2006-10-19 | Micron Technology, Inc. | Dual conversion gain pixel using Schottky and ohmic contacts to the floating diffusion region and methods of fabrication and operation |
US20060233694A1 (en) * | 2005-04-15 | 2006-10-19 | Sandhu Gurtej S | Nanotubes having controlled characteristics and methods of manufacture thereof |
US20070007434A1 (en) * | 2005-05-12 | 2007-01-11 | Bedabrata Pain | Linear dynamic range enhancement in a CMOS imager |
US20060273309A1 (en) * | 2005-06-03 | 2006-12-07 | Jian Wang | Workpiece including electronic components and conductive members |
US20070063993A1 (en) * | 2005-09-16 | 2007-03-22 | Semiconductor Energy Laboratory Co., Ltd. | Display device and driving method of display device |
US20070063192A1 (en) * | 2005-09-20 | 2007-03-22 | Toppoly Optoelectronics Corp. | Systems for emitting light incorporating pixel structures of organic light-emitting diodes |
US20070120188A1 (en) * | 2005-11-30 | 2007-05-31 | Seiko Epson Corporation | Light-emitting device and electronic apparatus |
US7638416B2 (en) * | 2005-12-13 | 2009-12-29 | Versatilis Llc | Methods of making semiconductor-based electronic devices on a wire and articles that can be made using such devices |
US20070200110A1 (en) * | 2005-12-13 | 2007-08-30 | Versatilis Llc | Methods of Making Semiconductor-Based Electronic Devices on a Wire and Articles that can be Made Thereby |
US20070278526A1 (en) * | 2005-12-13 | 2007-12-06 | Versatilis Llc | Methods of Making Semiconductor-Based Electronic Devices on a Wire and Articles That Can Be Made Using Such Devices |
US20080150025A1 (en) * | 2005-12-13 | 2008-06-26 | Versatilis Llc | Methods of Making Semiconductor-Based Electronic Devices on a Wire and by Forming Freestanding Semiconductor Structures, and Devices That Can Be Made Thereby |
US7700471B2 (en) * | 2005-12-13 | 2010-04-20 | Versatilis | Methods of making semiconductor-based electronic devices on a wire and articles that can be made thereby |
US20070152574A1 (en) * | 2005-12-31 | 2007-07-05 | Lg.Philips Lcd Co., Ltd. | Organic light emitting diode device and method for fabricating the same |
US20070170465A1 (en) * | 2006-01-20 | 2007-07-26 | Oh Kyong Kwon | Level shifter for flat panel display device |
US20070176174A1 (en) * | 2006-01-27 | 2007-08-02 | Lee Tae-Woo | Conducting polymer composition and organic optoelectronic device employing the same |
US20080036038A1 (en) * | 2006-03-10 | 2008-02-14 | Hersee Stephen D | PULSED GROWTH OF CATALYST-FREE GROWITH OF GaN NANOWIRES AND APPLICATION IN GROUP III NITRIDE SEMICONDUCTOR BULK MATERIAL |
US20090311166A1 (en) * | 2006-05-19 | 2009-12-17 | Massachusetts Institute Of Technology | Continuous Process for the Production of Nanostructures Including Nanotubes |
US20100051966A1 (en) * | 2006-10-16 | 2010-03-04 | Jain Ajaykumar R | Methods of Making Semiconductor-Based Electronic Devices on a Wire and Articles That Can Be Made Using Such Devices |
Also Published As
Publication number | Publication date |
---|---|
US7700471B2 (en) | 2010-04-20 |
US20070200110A1 (en) | 2007-08-30 |
WO2008137264A1 (en) | 2008-11-13 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7871912B2 (en) | Methods of making semiconductor-based electronic devices by forming freestanding semiconductor structures | |
US20100133543A1 (en) | Methods of Making Semiconductor-Based Electronic Devices on a Wire and Articles That Can Be Made Thereby | |
CN108550587B (en) | Flexible display substrate, manufacturing method thereof and flexible display device | |
JP5420820B2 (en) | Thin film transistor backplane circuit | |
JP4247377B2 (en) | Thin film transistor and manufacturing method thereof | |
JP4204870B2 (en) | Method for forming a thin film transistor device and method for forming a transistor structure | |
CN102280452B (en) | Thin film transistor substrate, method of fabricating the same and flat display having the same | |
WO2020233576A1 (en) | Display panel, manufacturing method thereof, and display device | |
WO2016197502A1 (en) | Film transistor and manufacturing method therefor, array substrate and manufacturing method therefor, and display apparatus | |
CN110767351B (en) | Malleable electronic devices and methods of manufacture | |
CN102668099A (en) | Flexible semiconductor device, manufacturing method for same, and image display device | |
US20180197887A1 (en) | Array Substrate and Manufacturing Method thereof | |
WO2021190034A1 (en) | Display substrate and method for preparing same, and display apparatus | |
US7408296B2 (en) | Tiled OLED display | |
JP2007281188A (en) | Transistor, pixel electrode substrate, electrooptical device, electronic equipment and process for fabricating semiconductor element | |
TWI559511B (en) | Conductive element substrate, manufacturing method for conductive element substrate, and display panel | |
US7638416B2 (en) | Methods of making semiconductor-based electronic devices on a wire and articles that can be made using such devices | |
US8617943B2 (en) | Method for making a semiconductor device on a flexible substrate | |
CN102629611B (en) | Display device, array substrate and manufacturing method thereof | |
US20090050352A1 (en) | Substrate structures for flexible electronic devices and fabrication methods thereof | |
JP6263603B2 (en) | A substrate imprinted with a pattern to form isolated device regions | |
CN104022136B (en) | Organic LED display device and its manufacture method | |
JP2010238873A (en) | Flexible semiconductor device and method for manufacturing the same | |
CN111312728A (en) | Array substrate and manufacturing method thereof | |
CN113471223B (en) | Display substrate and display device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: VERSATILIS LLC,VERMONT Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:JAIN, AJAYKUMAR R.;REEL/FRAME:023914/0907 Effective date: 20070502 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |