EP0613177A2 - Method for fabricating tungsten local interconnections in high density CMOS circuits - Google Patents
Method for fabricating tungsten local interconnections in high density CMOS circuits Download PDFInfo
- Publication number
- EP0613177A2 EP0613177A2 EP94100576A EP94100576A EP0613177A2 EP 0613177 A2 EP0613177 A2 EP 0613177A2 EP 94100576 A EP94100576 A EP 94100576A EP 94100576 A EP94100576 A EP 94100576A EP 0613177 A2 EP0613177 A2 EP 0613177A2
- Authority
- EP
- European Patent Office
- Prior art keywords
- layer
- chromium
- tungsten
- silicon substrate
- etch
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Withdrawn
Links
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 title claims abstract description 51
- 229910052721 tungsten Inorganic materials 0.000 title claims abstract description 49
- 239000010937 tungsten Substances 0.000 title claims abstract description 49
- 238000000034 method Methods 0.000 title claims description 29
- 239000011651 chromium Substances 0.000 claims abstract description 54
- VYZAMTAEIAYCRO-UHFFFAOYSA-N Chromium Chemical compound [Cr] VYZAMTAEIAYCRO-UHFFFAOYSA-N 0.000 claims abstract description 52
- 229910052804 chromium Inorganic materials 0.000 claims abstract description 51
- 239000000758 substrate Substances 0.000 claims abstract description 14
- 229920002120 photoresistant polymer Polymers 0.000 claims abstract description 12
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims abstract description 11
- 229910052710 silicon Inorganic materials 0.000 claims abstract description 11
- 239000010703 silicon Substances 0.000 claims abstract description 11
- 238000009792 diffusion process Methods 0.000 claims description 15
- 238000001020 plasma etching Methods 0.000 claims description 11
- 238000000151 deposition Methods 0.000 claims description 9
- HEDRZPFGACZZDS-UHFFFAOYSA-N Chloroform Chemical compound ClC(Cl)Cl HEDRZPFGACZZDS-UHFFFAOYSA-N 0.000 claims description 8
- 238000004544 sputter deposition Methods 0.000 claims description 8
- 238000005530 etching Methods 0.000 claims description 7
- 238000001459 lithography Methods 0.000 claims description 5
- 229910018503 SF6 Inorganic materials 0.000 claims description 4
- 230000008020 evaporation Effects 0.000 claims description 4
- 238000001704 evaporation Methods 0.000 claims description 4
- 238000000059 patterning Methods 0.000 claims description 4
- SFZCNBIFKDRMGX-UHFFFAOYSA-N sulfur hexafluoride Chemical compound FS(F)(F)(F)(F)F SFZCNBIFKDRMGX-UHFFFAOYSA-N 0.000 claims description 4
- 229960000909 sulfur hexafluoride Drugs 0.000 claims description 2
- 239000000203 mixture Substances 0.000 claims 1
- 238000013459 approach Methods 0.000 description 6
- 238000002955 isolation Methods 0.000 description 4
- 229910052751 metal Inorganic materials 0.000 description 4
- 239000002184 metal Substances 0.000 description 4
- 238000012876 topography Methods 0.000 description 4
- 230000010354 integration Effects 0.000 description 3
- 229910021332 silicide Inorganic materials 0.000 description 3
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 3
- 235000012431 wafers Nutrition 0.000 description 3
- 229910008479 TiSi2 Inorganic materials 0.000 description 2
- DFJQEGUNXWZVAH-UHFFFAOYSA-N bis($l^{2}-silanylidene)titanium Chemical compound [Si]=[Ti]=[Si] DFJQEGUNXWZVAH-UHFFFAOYSA-N 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 2
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 230000008021 deposition Effects 0.000 description 1
- 238000005137 deposition process Methods 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 238000002474 experimental method Methods 0.000 description 1
- 150000002500 ions Chemical class 0.000 description 1
- 230000000873 masking effect Effects 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 238000001465 metallisation Methods 0.000 description 1
- 150000002739 metals Chemical class 0.000 description 1
- 229910052760 oxygen Inorganic materials 0.000 description 1
- 239000001301 oxygen Substances 0.000 description 1
- 238000012856 packing Methods 0.000 description 1
- 230000003071 parasitic effect Effects 0.000 description 1
- 230000035515 penetration Effects 0.000 description 1
- 239000004065 semiconductor Substances 0.000 description 1
- 238000012421 spiking Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3205—Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
- H01L21/321—After treatment
- H01L21/3213—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer
- H01L21/32133—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only
- H01L21/32135—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only by vapour etching only
- H01L21/32136—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only by vapour etching only using plasmas
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/311—Etching the insulating layers by chemical or physical means
- H01L21/31127—Etching organic layers
- H01L21/31133—Etching organic layers by chemical means
- H01L21/31138—Etching organic layers by chemical means by dry-etching
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76895—Local interconnects; Local pads, as exemplified by patent document EP0896365
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S438/00—Semiconductor device manufacturing: process
- Y10S438/97—Specified etch stop material
Definitions
- the present invention relates generally to a method for fabricating tungsten local interconnections in high density CMOS circuits, and also to high density CMOS circuits having local interconnections formed of tungsten.
- the subject invention pertains to a method for forming tungsten local interconnections in CMOS technology using reactive ion etching, and also to the high density CMOS circuits formed pursuant thereto. Borderless contacts are formed with the aid of a chromium etch stop layer beneath the tungsten local interconnection layer. This approach allows partial overlap of contacts to reduce device dimensions, and results in improved density and performance.
- CMOS complementary metal oxide semiconductor
- Non-selective methods have not received much attention in the prior art because of the difficulty in patterning metals over topography.
- W tungsten
- RIE reactive ion etching
- the subject invention provides improved etch selectivity by depositing a chromium etch stop layer prior to depositing the tungsten interconnection layer. Since this etch stop layer becomes part of the conductive path, it should have low resistivity, and also be etchable without undercutting the main local interconnection conductive layer.
- a further object of the subject invention is the provision of a non-selective deposition process for forming tungsten local interconnections in CMOS technology using reactive ion etching, and also to the high density CMOS circuits formed pursuant thereto. Borderless contacts are formed with the aid of a chromium etch stop layer beneath the tungsten local interconnection layer.
- the novelty of this approach lies in the method of integration, which results in anisotropic metal lines patterned over topography using a standard photoresist mask. This approach also allows partial overlap of contacts to reduce device dimensions, and thereby results in improved density and performance.
- the present invention provides a method for fabricating at least one tungsten local interconnection in a high density CMOS circuit having circuit elements formed thereon, and also to the high density CMOS circuits formed pursuant thereto.
- An etch stop layer of chromium is initially deposited on the circuit elements of the silicon substrate.
- a conductive layer of tungsten is non-selectively deposited on the chromium layer.
- a photoresist mask is then lithographically patterned over the tungsten layer.
- the tungsten layer is then etched down to, and stopping at, the chromium layer, after which the photoresist mask is stripped.
- a directional O2 reactive ion etch is used to remove the chromium layer selectively to the silicon substrate.
- the stripping step uses a low temperature plasma etch in O2 at a temperature of less than 100°C.
- the silicon substrate typically has silicided gates and silicided diffusions formed thereon, as the silicided process lowers the resistance of the device and thereby also improves the speed of operation thereof, and the etch stop layer of chromium is deposited over the silicided gates and silicided diffusions.
- the chromium can be deposited by either evaporation or sputtering to deposit the layer in the range of 20-200 nm, preferably about 50 nm.
- the tungsten is preferably deposited by sputtering to form the tungsten layer in the range of 50-300 nm, typically about 100 nm.
- the tungsten layer is preferably etched in sulfur hexafluoride and chloroform.
- the present invention also provides high density CMOS circuits having circuit elements formed thereon, with tungsten local interconnections.
- An etch stop layer of chromium is deposited over the circuit elements, and a conductive layer of tungsten is deposited on the chromium layer and etched by lithographic patterning to the chromium layer.
- the chromium layer is selectively etched by O2 reactive ion etching to the substrate.
- the silicon substrate has silicided gates and silicided diffusions formed thereon, and the etch stop layer of chromium is deposited over the silicided gates and silicided diffusions.
- the deposited chromium has been deposited by evaporation or sputtering to be in the range of 20-200 nm, normally about 50 nm.
- the tungsten has been deposited by sputtering to be in the range of 50-300 nm, normally about 100 nm.
- the present invention proposes using chromium (Cr) as an etch stop layer for patterning thin tungsten (W) films using reactive ion etching.
- Cr chromium
- the novelty of this approach lies in the method of integration, which results in anisotropic metal lines patterned over topography using a standard photoresist mask. While chromium has been reported as an etch stop layer for tungsten etching, C.C. Beatty, European Patent Appln. No. 88305344.9, 1988, no method of forming partial contacts with high selectivity has been disclosed using standard lithography.
- the present invention provides a non-selective process for forming local interconnections using a tungsten/chromium bilayer.
- the present invention differs from the above-cited patent appli-cation because low temperature etching (less than 100°C) of the photoresist mask reduces the chromium etch bias.
- a second directional etch using oxygen RIE at higher temperatures removes the chromium with selectivity to the device surface.
- CMOS device 10 having with silicided gates 12, silicide diffusions 14, and oxide isolation regions 16.
- a thin chromium layer 24 (50 nm) is deposited by evaporation or sputtering, followed by thin sputtering a tungsten layer 26 (100 nm). Since local interconnections in CMOS circuits can generally have sheet resistances of several ohm/sq., the tungsten layer is deposited thin to reduce the overetch required to clear the topography.
- a photoresist layer 28 is patterned using standard lithography, and the tungsten film is etched in SF6 and CHCl3, stopping on the chromium layer, as shown by the resultant structure shown in Figure 4. Since this etch is highly selective to chromium (20:1 etch rate ratio for tungsten: chromium), large overetches can be accommodated in order to avoid rails.
- FIG. 5 illustrates the CMOS device 10 with two tungsten/chromium local interconnections 30 and 30', with the left local interconnection 30 illustrating an overlapping, borderless contact between an oxide isolation region 32 on the left and a silicided diffusion region 34 on the right, and the right local interconnection 30' overlapping a silicide diffusion region 36 on the left and a common gate region 38 on the right.
- RIE reactive ion etching
- the present invention has particularly great potential for CMOS SRAM cells where density is critical. Using local interconnections with partial covering of the contacts of these devices will allow a reduction in junction area, which not only improves density but also enhances performance by reducing device parasitics (junction capacitances).
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Chemical & Material Sciences (AREA)
- Chemical Kinetics & Catalysis (AREA)
- General Chemical & Material Sciences (AREA)
- Plasma & Fusion (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Electrodes Of Semiconductors (AREA)
Abstract
An etch stop layer of chromium (24) is initially deposited on the circuit elements of the CMOS silicon substrate. Next, a conductive layer of tungsten (26) is non-selectively deposited on the chromium layer (24). A photoresist mask (28) is then lithographically patterned over the tungsten layer (26). The tungsten layer (26) is then etched down to, and stopping at, the chromium layer (24), after which the photoresist mask (28) is stripped. The stripping preferably uses a low temperature plasma etch in O₂ at a temperature of less than 100°C. Finally, a directional O₂ reactive ion etch is used to remove the chromium layer (24) selectively to the silicon substrate.
Description
- The present invention relates generally to a method for fabricating tungsten local interconnections in high density CMOS circuits, and also to high density CMOS circuits having local interconnections formed of tungsten.
- More particularly, the subject invention pertains to a method for forming tungsten local interconnections in CMOS technology using reactive ion etching, and also to the high density CMOS circuits formed pursuant thereto. Borderless contacts are formed with the aid of a chromium etch stop layer beneath the tungsten local interconnection layer. This approach allows partial overlap of contacts to reduce device dimensions, and results in improved density and performance.
- Recent increases in packing densities for complementary metal oxide semiconductor (CMOS) transistor circuits can be directly attributed to a reduction in device dimen-sions. For these trends to continue, interconnections between devices may require alternatives to conventional metallization techniques to keep pace with the smaller feature sizes. One alternative method is the use oflocal interconnections (LI) which may be used to wire circuit elements over limited distances.
there is much concern regarding their manufacturability, which does not appear to be feasible at the present time. - Non-selective methods have not received much attention in the prior art because of the difficulty in patterning metals over topography. However, it should be noted that one study reported the use of tungsten (W) local interconnections in 64K SRAM's without revealing the process details of their formation, P.A. Hunt, Appl. Surf. Sci., 38, 485 (1989).
- The difficulty in patterning metal layers using reactive ion etching (RIE) results from the inability to avoid removing (or damaging) underlying materials and circuits. For partially covered contacts, a silicided diffusion may be exposed on one portion of the wafer, while oxide isolation is exposed in another region thereof.
- Accordingly, it is a primary object of the present invention to provide a method for fabricating tungsten local interconnections in high density CMOS circuits, and also to high density CMOS circuits having local interconnections formed of tungsten.
- The subject invention provides improved etch selectivity by depositing a chromium etch stop layer prior to depositing the tungsten interconnection layer. Since this etch stop layer becomes part of the conductive path, it should have low resistivity, and also be etchable without undercutting the main local interconnection conductive layer.
- A further object of the subject invention is the provision of a non-selective deposition process for forming tungsten local interconnections in CMOS technology using reactive ion etching, and also to the high density CMOS circuits formed pursuant thereto. Borderless contacts are formed with the aid of a chromium etch stop layer beneath the tungsten local interconnection layer. The novelty of this approach lies in the method of integration, which results in anisotropic metal lines patterned over topography using a standard photoresist mask. This approach also allows partial overlap of contacts to reduce device dimensions, and thereby results in improved density and performance.
- Pursuant to the teachings herein, the present invention provides a method for fabricating at least one tungsten local interconnection in a high density CMOS circuit having circuit elements formed thereon, and also to the high density CMOS circuits formed pursuant thereto. An etch stop layer of chromium is initially deposited on the circuit elements of the silicon substrate. Next, a conductive layer of tungsten is non-selectively deposited on the chromium layer. A photoresist mask is then lithographically patterned over the tungsten layer. The tungsten layer is then etched down to, and stopping at, the chromium layer, after which the photoresist mask is stripped. Finally, a directional O₂ reactive ion etch is used to remove the chromium layer selectively to the silicon substrate.
- In greater detail, the stripping step uses a low temperature plasma etch in O₂ at a temperature of less than 100°C. The silicon substrate typically has silicided gates and silicided diffusions formed thereon, as the silicided process lowers the resistance of the device and thereby also improves the speed of operation thereof, and the etch stop layer of chromium is deposited over the silicided gates and silicided diffusions. The chromium can be deposited by either evaporation or sputtering to deposit the layer in the range of 20-200 nm, preferably about 50 nm. The tungsten is preferably deposited by sputtering to form the tungsten layer in the range of 50-300 nm, typically about 100 nm. The tungsten layer is preferably etched in sulfur hexafluoride and chloroform.
- The present invention also provides high density CMOS circuits having circuit elements formed thereon, with tungsten local interconnections. An etch stop layer of chromium is deposited over the circuit elements, and a conductive layer of tungsten is deposited on the chromium layer and etched by lithographic patterning to the chromium layer. Finally, the chromium layer is selectively etched by O₂ reactive ion etching to the substrate.
- In greater detail, the silicon substrate has silicided gates and silicided diffusions formed thereon, and the etch stop layer of chromium is deposited over the silicided gates and silicided diffusions. The deposited chromium has been deposited by evaporation or sputtering to be in the range of 20-200 nm, normally about 50 nm. The tungsten has been deposited by sputtering to be in the range of 50-300 nm, normally about 100 nm.
- The foregoing objects and advantages of the present invention for a method for fabricating tungsten local interconnections in high density CMOS circuits may be more readily understood by one skilled in the art with reference being had to the following detailed description of several preferred embodiments thereof, taken in conjunction with the accompanying drawings wherein like elements are designated by identical reference numerals throughout the several views, and in which:
- Figure 1 illustrates a typical CMOS device before any local interconnections have been applied thereto;
- Figure 2 illustrates a CMOS device identical to that shown in Figure 1, wherein a typical prior art local interconnection is used to electrically connect circuit elements over a limited distance;
- Figure 3 illustrates a CMOS device identical to that shown in Figure 1, wherein local interconnections have been formed pursuant to the teachings of the present invention;
- Figure 4 illustrates the CMOS device of Figure 1 after a chromium etch stop layer and a tungsten conductive layer have been deposited thereon, a photoresist pattern has been lithographically applied thereto, the tungsten conductive layer has been etched away using standard lithography and tungsten etching, all pursuant to the teachings of the present invention; and
- Figure 5 illustrates the CMOS device of Figure 4 after etching removal of the chromium etch stop layer, leaving two tungsten/chromium local interconnections, with the left local interconnection illustrating an overlapping, borderless contact between an oxide isolation region on the left and a silicided diffusion region on the right, and the right local interconnection overlapping a silicide diffusion region on the left and a common gate region on the right.
- The present invention proposes using chromium (Cr) as an etch stop layer for patterning thin tungsten (W) films using reactive ion etching. The novelty of this approach lies in the method of integration, which results in anisotropic metal lines patterned over topography using a standard photoresist mask. While chromium has been reported as an etch stop layer for tungsten etching, C.C. Beatty, European Patent Appln. No. 88305344.9, 1988, no method of forming partial contacts with high selectivity has been disclosed using standard lithography. The present invention provides a non-selective process for forming local interconnections using a tungsten/chromium bilayer. The present invention differs from the above-cited patent appli-cation because low temperature etching (less than 100°C) of the photoresist mask reduces the chromium etch bias. In addition, a second directional etch using oxygen RIE at higher temperatures (greater than 100°C) removes the chromium with selectivity to the device surface. These features are necessary for narrow and shallow junction devices which cannot tolerate bias or etch damage.
- Referring to Figure 1, the process flow begins with a
CMOS device 10 having withsilicided gates 12,silicide diffusions 14, andoxide isolation regions 16. - The concept of the present invention is illustrated by a comparison of a typical prior art
local interconnection 18 as shown in Figure 2 with alocal interconnection 20 formed pursuant to the present invention as shown in Figure 3, where an area savings is realized through a reduction in the number ofcontact studs 22. Whereas the prior art approach of Figure 2 requires twocontact studs 22, the approach of the present invention only requires onecontact stud 22. In these examples, the local interconnection shorts thediffusion region 14 of one CMOS device to thecommon gate 12 of another. Comparing the structures of Figures 1 and 2, it is evident that the present invention offers advantages by providing increased design flexibility and density, as well as improved performance. - Pursuant to the present invention, to form borderless contacts to this device, a thin chromium layer 24 (50 nm) is deposited by evaporation or sputtering, followed by thin sputtering a tungsten layer 26 (100 nm). Since local interconnections in CMOS circuits can generally have sheet resistances of several ohm/sq., the tungsten layer is deposited thin to reduce the overetch required to clear the topography.
- After the depositions, a
photoresist layer 28 is patterned using standard lithography, and the tungsten film is etched in SF₆ and CHCl₃, stopping on the chromium layer, as shown by the resultant structure shown in Figure 4. Since this etch is highly selective to chromium (20:1 etch rate ratio for tungsten: chromium), large overetches can be accommodated in order to avoid rails. - After tungsten etching, the photoresist mask is stripped using a low temperature (<100°C) plasma etch in O₂. This method is necessary to avoid etching the chromium layer, which exhibits a much slower etch rate in O₂ at lower temperatures. This is verified by Table 1, which compares the etch rates of chromium in a barrel reactor at different temperatures.
Table 1 Comparison of Cr etch rates at different temperatures. Temperature (C) Initial Rs (ohm/sq) Final Rs (ohm/sq) Thickness (nm) Etch rate (nm/min) 60° 5.3 5.7 93 0.2 130° 5.2 11.1 47 1.8 * Tegal barrel etch: 30 min. O₂, initial Cr thickness = 100 nm. - Because of the lack of anisotropy during standard resist stripping (at approx. 130°C), a large undercut of the chromium etch stop would occur beneath the tungsten, and a more complex masking process would be required to pattern the local interconnections. By reducing the temperature during resist removal, etch bias can be avoided, and a simple resist mask can be used to pattern the local interconnection.
- After stripping the resist, a directional O₂ reactive ion etching (RIE) is used to remove the chromium etch stop layer selectively to the substrate with a high degree of anisotropy, resulting in the final structure depicted in Figure 5. Figure 5 illustrates the
CMOS device 10 with two tungsten/chromiumlocal interconnections 30 and 30', with the leftlocal interconnection 30 illustrating an overlapping, borderless contact between anoxide isolation region 32 on the left and asilicided diffusion region 34 on the right, and the right local interconnection 30' overlapping asilicide diffusion region 36 on the left and acommon gate region 38 on the right. - Early feasibility studies have been completed and process integration experiments are continuing. The relative etch rates of tungsten and chromium have been measured experimentally in SF₆ and CHCl₃ using a single wafer RIE process. On patterned wafers (
pattern density 32%), they have been measured at approximately 200 and 10 nm/min, respectively. - The diffusion of chromium through TiSi₂ was also investigated to address problems such as junction spiking. When chromium was deposited on TiSi₂ and annealed at 500°C for one hour, no penetration or diffusion of the chromium was observed with RBS. Recessed oxide isolated diodes are being fabricated to study the I-V characteristics of the devices using the local interconnection process of the subject invention.
- The present invention has particularly great potential for CMOS SRAM cells where density is critical. Using local interconnections with partial covering of the contacts of these devices will allow a reduction in junction area, which not only improves density but also enhances performance by reducing device parasitics (junction capacitances).
Claims (9)
- A method for fabricating at least one tungsten local interconnection in a high density CMOS circuit comprising the steps of:a. providing a silicon substrate having circuit elements formed thereon;b. depositing an etch stop layer (24) of chromium on the circuit elements of the silicon substrate;c. depositing a conductive layer of tungsten (26) non-selectively on said chromium layer;d. patterning a photoresist (28) mask lithographically over said tungsten layer (26);e. etching said tungsten layer stopping on said chromium layer;f. stripping said photoresist mask; andg. using a directional O₂ reactive ion etch to remove said chromium layer selectively to said silicon substrate.
- A method as in claim 1, wherein said stripping step uses a low temperature plasma etch in O₂.
- A method as in claim 2, wherein the low temperature of said plasma etch in O₂ is less than 100°C.
- A method as in claim 1, wherein the silicon substrate has silicided gates and silicided diffusions formed thereon, and the etch stop layer of chromium is deposited over said silicided gates and silicided diffusions.
- A method as in any one of claims 1 to 4, wherein the tungsten layer is etched in sulfur hexafluoride or in chloroform or in a mixture of both.
- A method as in any one of claims 1 to 5, wherein said step of depositing chromium comprises depositing by evaporation or by sputtering.
- A method as in any one of the preceding claims, wherein the thickness of said chromium layer is in the range of 20-200 nm, preferably about 50 nm.
- A method as in any one of the preceding claims, wherein said step of depositing tungsten comprises depositing by sputtering and wherein the thickness of said tungsten layer is in the range of 50-300 nm, preferably about 100 nm.
- A high density CMOS circuit with at least one tungsten local interconnection fabricated according to any one of the claims 1 to 8 comprising:a. a silicon substrate having circuit elements formed thereon;b. an etch stop layer of chromium deposited over said circuit elements;c. a conductive layer of tungsten deposited on said chromium layer and etched by lithographic patterning to said chromium layer; andd. said chromium layer has been selectively etched by O₂ reactive ion etching to said substrate.
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US08/009,511 US5338702A (en) | 1993-01-27 | 1993-01-27 | Method for fabricating tungsten local interconnections in high density CMOS |
US9511 | 1993-01-27 |
Publications (2)
Publication Number | Publication Date |
---|---|
EP0613177A2 true EP0613177A2 (en) | 1994-08-31 |
EP0613177A3 EP0613177A3 (en) | 1995-01-25 |
Family
ID=21738100
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP94100576A Withdrawn EP0613177A3 (en) | 1993-01-27 | 1994-01-17 | Method for fabricating tungsten local interconnections in high density CMOS circuits. |
Country Status (3)
Country | Link |
---|---|
US (1) | US5338702A (en) |
EP (1) | EP0613177A3 (en) |
JP (1) | JPH06244370A (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN1074856C (en) * | 1995-06-16 | 2001-11-14 | 现代电子产业株式会社 | Method for forming tungsten wiring |
US7223666B2 (en) | 1996-10-31 | 2007-05-29 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device that includes a silicide region that is not in contact with the lightly doped region |
Families Citing this family (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100226733B1 (en) * | 1997-03-17 | 1999-10-15 | 구본준 | Manufacture of semiconductor device |
US6025260A (en) * | 1998-02-05 | 2000-02-15 | Integrated Device Technology, Inc. | Method for fabricating air gap with borderless contact |
US6271555B1 (en) * | 1998-03-31 | 2001-08-07 | International Business Machines Corporation | Borderless wordline for DRAM cell |
US6497824B1 (en) * | 1999-09-23 | 2002-12-24 | Texas Instruments Incorporated | One mask solution for the integration of the thin film resistor |
JP5415001B2 (en) * | 2007-02-22 | 2014-02-12 | 株式会社半導体エネルギー研究所 | Semiconductor device |
US7569886B2 (en) * | 2007-03-08 | 2009-08-04 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and manufacture method thereof |
KR101453829B1 (en) * | 2007-03-23 | 2014-10-22 | 가부시키가이샤 한도오따이 에네루기 켄큐쇼 | Semiconductor device and manufacturing method thereof |
JP5512931B2 (en) * | 2007-03-26 | 2014-06-04 | 株式会社半導体エネルギー研究所 | Method for manufacturing semiconductor device |
JP5512930B2 (en) | 2007-03-26 | 2014-06-04 | 株式会社半導体エネルギー研究所 | Method for manufacturing semiconductor device |
JP5658916B2 (en) * | 2009-06-26 | 2015-01-28 | 株式会社半導体エネルギー研究所 | Semiconductor device |
JP2011029610A (en) * | 2009-06-26 | 2011-02-10 | Semiconductor Energy Lab Co Ltd | Semiconductor device, and method for manufacturing the same |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE2738839A1 (en) * | 1977-08-29 | 1979-03-15 | Siemens Ag | Plasma etching metal coated substrates - by using a reaction gas composed of oxygen and carbon tetra:fluoride |
EP0295135A1 (en) * | 1987-06-12 | 1988-12-14 | Hewlett-Packard Company | Forming tungsten structures |
US5176792A (en) * | 1991-10-28 | 1993-01-05 | At&T Bell Laboratories | Method for forming patterned tungsten layers |
Family Cites Families (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS61258453A (en) * | 1985-05-13 | 1986-11-15 | Toshiba Corp | Manufacture of semiconductor device |
JPS63161620A (en) * | 1986-12-25 | 1988-07-05 | Hitachi Ltd | Manufacture of semiconductor device |
JPS63166231A (en) * | 1986-12-27 | 1988-07-09 | Hoya Corp | Manufacture of photo mask |
US4925524A (en) * | 1987-06-12 | 1990-05-15 | Hewlett-Packard Company | Method for forming tungsten structures in a semiconductor |
JP2671435B2 (en) * | 1988-09-29 | 1997-10-29 | 富士通株式会社 | Ashing method |
JP2918892B2 (en) * | 1988-10-14 | 1999-07-12 | 株式会社日立製作所 | Plasma etching method |
US4920072A (en) * | 1988-10-31 | 1990-04-24 | Texas Instruments Incorporated | Method of forming metal interconnects |
EP0369055A1 (en) * | 1988-11-17 | 1990-05-23 | Siemens Aktiengesellschaft | Noise signal compensation circuit |
JPH02172218A (en) * | 1988-12-26 | 1990-07-03 | Toshiba Corp | Manufacture of semiconductor device |
EP0425787A3 (en) * | 1989-10-31 | 1993-04-14 | International Business Machines Corporation | Method for fabricating high circuit density, self-aligned metal lines to contact windows |
US5167760A (en) * | 1989-11-14 | 1992-12-01 | Intel Corporation | Etchback process for tungsten contact/via filling |
US5164330A (en) * | 1991-04-17 | 1992-11-17 | Intel Corporation | Etchback process for tungsten utilizing a NF3/AR chemistry |
-
1993
- 1993-01-27 US US08/009,511 patent/US5338702A/en not_active Expired - Fee Related
- 1993-12-10 JP JP5340994A patent/JPH06244370A/en active Pending
-
1994
- 1994-01-17 EP EP94100576A patent/EP0613177A3/en not_active Withdrawn
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE2738839A1 (en) * | 1977-08-29 | 1979-03-15 | Siemens Ag | Plasma etching metal coated substrates - by using a reaction gas composed of oxygen and carbon tetra:fluoride |
EP0295135A1 (en) * | 1987-06-12 | 1988-12-14 | Hewlett-Packard Company | Forming tungsten structures |
US5176792A (en) * | 1991-10-28 | 1993-01-05 | At&T Bell Laboratories | Method for forming patterned tungsten layers |
Non-Patent Citations (1)
Title |
---|
JOURNAL OF VACUUM SCIENCE AND TECHNOLOGY: PART A., vol.9, no.3, May 1991, NEW YORK US pages 796 - 803 S.TACHI ET AL. 'LOW-TEMPERATURE DRY ETCHING' * |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN1074856C (en) * | 1995-06-16 | 2001-11-14 | 现代电子产业株式会社 | Method for forming tungsten wiring |
US7223666B2 (en) | 1996-10-31 | 2007-05-29 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device that includes a silicide region that is not in contact with the lightly doped region |
US7622740B2 (en) | 1996-10-31 | 2009-11-24 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method of fabricating the same |
US7993992B2 (en) | 1996-10-31 | 2011-08-09 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method of fabricating the same |
Also Published As
Publication number | Publication date |
---|---|
US5338702A (en) | 1994-08-16 |
JPH06244370A (en) | 1994-09-02 |
EP0613177A3 (en) | 1995-01-25 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US5840624A (en) | Reduction of via over etching for borderless contacts | |
US5231051A (en) | Method for formation of contact plugs utilizing etchback | |
EP0388862B1 (en) | Fabrication method of a semiconductor device having a planarized surface | |
JP2576820B2 (en) | Manufacturing method of contact plug | |
US4070501A (en) | Forming self-aligned via holes in thin film interconnection systems | |
EP0534631B1 (en) | Method of forming vias structure obtained | |
EP0613177A2 (en) | Method for fabricating tungsten local interconnections in high density CMOS circuits | |
KR100554210B1 (en) | Dual damascene with self aligned via interconnects | |
US4855252A (en) | Process for making self-aligned contacts | |
JPH03138934A (en) | Etching of window having different depth | |
US5882992A (en) | Method for fabricating Tungsten local interconnections in high density CMOS circuits | |
JP2534429B2 (en) | Local interconnect with germanium layer and method of making the same | |
EP0120918B1 (en) | An aluminum-metal silicide interconnect structure for integrated circuits and method of manufacture thereof | |
JPH0750694B2 (en) | Conductive layer formation method | |
US5195017A (en) | Method for forming a polysilicon to polysilicon capacitor and apparatus formed therefrom | |
JP2004509465A (en) | Isotropic resistive protective etching to aid residue removal | |
US5136361A (en) | Stratified interconnect structure for integrated circuits | |
JP3208608B2 (en) | Wiring formation method | |
JPH05226333A (en) | Manufacture of semiconductor device | |
JPH0427125A (en) | Method of producing wiring member | |
KR0124646B1 (en) | Manufacturing method of metal film for semiconductor device | |
KR19990060819A (en) | Metal wiring formation method of semiconductor device | |
JP3114196B2 (en) | Semiconductor device | |
JPH03231422A (en) | Manufacture of semiconductor device | |
JPH06295888A (en) | Fabrication of semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
AK | Designated contracting states |
Kind code of ref document: A2 Designated state(s): DE FR GB |
|
PUAL | Search report despatched |
Free format text: ORIGINAL CODE: 0009013 |
|
17P | Request for examination filed |
Effective date: 19941125 |
|
AK | Designated contracting states |
Kind code of ref document: A3 Designated state(s): DE FR GB |
|
17Q | First examination report despatched |
Effective date: 19961031 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: THE APPLICATION HAS BEEN WITHDRAWN |
|
18W | Application withdrawn |
Withdrawal date: 19970124 |