default search action
Luca Sterpone
Person information
Refine list
refinements active!
zoomed in on ?? of ?? records
view refined list in
export refined list as
2020 – today
- 2024
- [j35]Luca Sterpone, Sarah Azimi, Corrado De Sio:
CNN-Oriented Placement Algorithm for High-Performance Accelerators on Rad-Hard FPGAs. IEEE Trans. Comput. Aided Des. Integr. Circuits Syst. 43(4): 1079-1092 (2024) - [c143]Giorgio Cora, Corrado De Sio, Sarah Azimi, Luca Sterpone:
A Novel Robust Core for Detecting Node Failures in FPGA Clusters. CF 2024 - [c142]Corrado De Sio, Andrea Avignone, Luca Sterpone, Silvia Chiusano:
Scalable K-Nearest Neighbors Implementation using Distributed Embedded Systems. CF 2024 - [c141]Eleonora Vacca, Giorgio Cora, Sarah Azimi, Luca Sterpone:
Assessment of RISC-V Processor Suitability for Satellite Applications. CF (Companion) 2024 - [c140]Giorgio Cora, Corrado De Sio, Daniele Rizzieri, Sarah Azimi, Luca Sterpone:
A New Reliability Analysis of RISC-V Soft Processor for Safety-Critical Systems. DDECS 2024: 31-36 - [c139]Rosario Milazzo, Vincenzo De Marco, Corrado De Sio, Sophie M. Fosson, Lia Morra, Luca Sterpone:
On the Fault Tolerance of Self-Supervised Training in Convolutional Neural Networks. DDECS 2024: 110-115 - [c138]Corrado De Sio, Luca Sterpone:
Toward Fault-Tolerant Applications on Reconfigurable Systems-on-Chip. ITC 2024: 197-206 - [c137]Eleonora Vacca, Sarah Azimi, Luca Sterpone:
ZOR: Zero Overhead Reliability Strategies for AI Accelerators. NewCAS 2024: 248-252 - [c136]Corrado De Sio, Giorgio Cora, Sarah Azimi, Eleonora Vacca, Luca Sterpone:
Exploring the Resiliency of Hardware CNN for Aerospace Application. SMACD 2024: 1-4 - 2023
- [j34]Sarah Azimi, Corrado De Sio, Francesco Carlucci, Luca Sterpone:
Fighting for a future free from violence: A framework for real-time detection of "Signal for Help". Intell. Syst. Appl. 17: 200174 (2023) - [c135]Andrea Portaluri, Corrado De Sio, Luca Sterpone:
Assessing the Robustness of Real-Time Operating System on Soft Processor against Multiple Bit Upset. CF 2023: 207-208 - [c134]Corrado De Sio, Luca Sterpone, Sarah Azimi:
Reliability Analysis of Microarchitectural Faults in GPGPU-based HPC Systems. CF 2023: 213-214 - [c133]Luca Sterpone, Sarah Azimi, Corrado De Sio:
A Framework for Uniformly Analyze and Mitigate Radiation-effects on FPGAs for Aerospace. CF 2023: 257-262 - [c132]Ludovica Bozzoli, Antonino Catanese, Emilio Fazzoletto, Eugenio Scarpa, Diana Goehringer, Sergio A. Pertuz, Lester Kalms, Cornelia Wulf, Najdet Charaf, Luca Sterpone, Sarah Azimi, Daniele Rizzieri, Salvatore Gabriele La Greca, David Merodio Codinachs, Stephen King:
EuFRATE: European FPGA Radiation-hardened Architecture for Telecommunications. DATE 2023: 1-6 - [c131]Annachiara Ruospo, Gabriele Gavarini, Corrado De Sio, J. Guerrero, Luca Sterpone, Matteo Sonza Reorda, Ernesto Sánchez, Riccardo Mariani, J. Aribido, Jyotika Athavale:
Assessing Convolutional Neural Networks Reliability through Statistical Fault Injections. DATE 2023: 1-6 - [c130]Eleonora Vacca, Sarah Azimi, Luca Sterpone:
A Comprehensive Analysis of Transient Errors on Systolic Arrays. DDECS 2023: 175-180 - [c129]Daniele Rizzieri, Sarah Azimi, Luca Sterpone, Corrado De Sio, Thomas Borel, Viyas Gupta, Margherita Cardi:
Programmable SEL Test Monitoring System for Radiation Hardness Assurance. DSN-S 2023: 217-223 - [c128]Eleonora Vacca, Giorgio Ajmone, Luca Sterpone:
RunSAFER: A Novel Runtime Fault Detection Approach for Systolic Array Accelerators. ICCD 2023: 596-604 - [c127]Andrea Portaluri, Sarah Azimi, Luca Sterpone:
Design Techniques for Multi-Core Neural Network Accelerators on Radiation-Hardened FPGAs. ISPDC 2023: 16-22 - [c126]Sarah Azimi, Corrado De Sio, Luca Sterpone:
Enhanced Video Surveillance Systems for "Signal for Help" Detection on Edge Devices. ISTAS 2023: 1-4 - [c125]Corrado De Sio, Sarah Azimi, Luca Sterpone, David Merodio Codinachs, Filomena Decuzzi:
PyXEL: Exploring Bitstream Analysis to Assess and Enhance the Robustness of Designs on FPGAs. SMACD 2023: 1-4 - [c124]Corrado De Sio, Luca Sterpone:
High-Performance SET Hardening Technique for Vision-Oriented Applications. SMACD 2023: 1-4 - 2022
- [j33]Boyang Du, Sarah Azimi, Annarita Moramarco, Davide Sabena, Filippo Parisi, Luca Sterpone:
An Automated Continuous Integration Multitest Platform for Automotive Systems. IEEE Syst. J. 16(2): 2495-2506 (2022) - [j32]Corrado De Sio, Sarah Azimi, Luca Sterpone:
FireNN: Neural Networks Reliability Evaluation on Hybrid Platforms. IEEE Trans. Emerg. Top. Comput. 10(2): 549-563 (2022) - [j31]Marcio M. Gonçalves, Josie E. Rodriguez Condia, Matteo Sonza Reorda, Luca Sterpone, José Rodrigo Azambuja:
Evaluating low-level software-based hardening techniques for configurable GPU architectures. J. Supercomput. 78(6): 8081-8105 (2022) - [c123]Andrea Portaluri, Sarah Azimi, Corrado De Sio, Daniele Rizzieri, Luca Sterpone:
On the Reliability of Real-Time Operating System on Embedded Soft Processor for Space Applications. ARCS 2022: 181-193 - [c122]Corrado De Sio, Sarah Azimi, Luca Sterpone, David Merodio Codinachs:
Analysis of Proton-induced Single Event Effect in the On-Chip Memory of Embedded Process. DFT 2022: 1-6 - [c121]Francesco Angione, Davide Appello, J. Aribido, Jyotika Athavale, Nicolò Bellarmino, Paolo Bernardi, Riccardo Cantoro, Corrado De Sio, Tommaso Foscale, Gabriele Gavarini, J. Guerrero, Martin Huch, Giusy Iaria, Tobias Kilian, Riccardo Mariani, Raffaele Martone, Annachiara Ruospo, Ernesto Sánchez, Ulf Schlichtmann, Giovanni Squillero, Matteo Sonza Reorda, Luca Sterpone, Vincenzo Tancorre, Roberto Ugioli:
Test, Reliability and Functional Safety Trends for Automotive System-on-Chip. ETS 2022: 1-10 - [c120]Andrea Portaluri, Sarah Azimi, Corrado De Sio, Luca Sterpone, David Merodio Codinachs:
Radiation-induced Effects on DMA Data Transfer in Reconfigurable Devices. IOLTS 2022: 1-7 - [c119]Luca Sterpone, Sarah Azimi, Corrado De Sio, Filippo Parisi:
Analysis and Mitigation of Soft-Errors on High Performance Embedded GPUs. ISPDC 2022: 91-98 - [c118]Sarah Azimi, Corrado De Sio, Luca Sterpone:
A Placement-Oriented Mitigation Technique for Single Event Effect in Monolithic 3D IC. SMACD 2022: 1-4 - [e1]Luca Sterpone, Andrea Bartolini, Anastasiia Butko:
CF '22: 19th ACM International Conference on Computing Frontiers, Turin, Italy, May 17 - 22, 2022. ACM 2022, ISBN 978-1-4503-9338-6 [contents] - 2021
- [j30]Josie E. Rodriguez Condia, Pierpaolo Narducci, Matteo Sonza Reorda, Luca Sterpone:
DYRE: a DYnamic REconfigurable solution to increase GPGPU's reliability. J. Supercomput. 77(10): 11625-11642 (2021) - [j29]Sarah Azimi, Corrado De Sio, Luca Sterpone:
A Radiation-Hardened CMOS Full-Adder Based on Layout Selective Transistor Duplication. IEEE Trans. Very Large Scale Integr. Syst. 29(8): 1596-1600 (2021) - [c117]Sarah Azimi, Corrado De Sio, Luca Sterpone:
A 3-D LUT Design for Transient Error Detection Via Inter-Tier In-Silicon Radiation Sensor. DATE 2021: 252-257 - [c116]Corrado De Sio, Sarah Azimi, Andrea Portaluri, Luca Sterpone:
SEU Evaluation of Hardened-by-Replication Software in RISC- V Soft Processor. DFT 2021: 1-6 - [c115]Ludovica Bozzoli, Corrado De Sio, Boyang Du, Luca Sterpone:
A Neutron Generator Testing Platform for the Radiation Analysis of SRAM-based FPGAs. I2MTC 2021: 1-5 - [c114]Andrea Portaluri, Corrado De Sio, Sarah Azimi, Luca Sterpone:
A New Domains-based Isolation Design Flow for Reconfigurable SoCs. IOLTS 2021: 1-7 - [c113]Sarah Azimi, Corrado De Sio, Luca Sterpone:
On the Evaluation of SEEs on Open-Source Embedded Static RAMs. VLSI-SoC 2021: 1-6 - [c112]Sarah Azimi, Corrado De Sio, Andrea Portaluri, Luca Sterpone:
Design and Mitigation Techniques of Radiation Induced SEEs on Open-Source Embedded Static RAMs. VLSI-SoC (Selected Papers) 2021: 135-153 - 2020
- [j28]Ludovica Bozzoli, Luca Sterpone:
An Optimized Frame-Driven Routing Algorithm for Reconfigurable SRAM-Based FPGAs. IEEE Access 8: 116226-116238 (2020) - [c111]Ludovica Bozzoli, Luca Sterpone:
Soft-Error Analysis of Self-reconfiguration Controllers for Safety Critical Dynamically Reconfigurable FPGAs. ARC 2020: 84-96 - [c110]Corrado De Sio, Sarah Azimi, Luca Sterpone:
On the Evaluation of SEU Effects on AXI Interconnect Within AP-SoCs. ARCS 2020: 215-227 - [c109]Maksim Jenihhin, Said Hamdioui, Matteo Sonza Reorda, Milos Krstic, Peter Langendörfer, Christian Sauer, Anton Klotz, Michael Hübner, Jörg Nolte, Heinrich Theodor Vierhaus, Georgios N. Selimis, Dan Alexandrescu, Mottaqiallah Taouil, Geert Jan Schrijen, Jaan Raik, Luca Sterpone, Giovanni Squillero, Zoya Dyka:
RESCUE: Interdependent Challenges of Reliability, Security and Quality in Nanoelectronic Systems. DATE 2020: 388-393 - [c108]Josie E. Rodriguez Condia, Pierpaolo Narducci, Matteo Sonza Reorda, Luca Sterpone:
A dynamic hardware redundancy mechanism for the in-field fault detection in cores of GPGPUs. DDECS 2020: 1-6 - [c107]Corrado De Sio, Sarah Azimi, Luca Sterpone:
An Emulation Platform for Evaluating the Reliability of Deep Neural Networks. DFT 2020: 1-4 - [c106]Sarah Azimi, Corrado De Sio, Luca Sterpone:
In-Circuit Mitigation Approach of Single Event Transients for 45nm Flip-Flops. IOLTS 2020: 1-6 - [c105]Thomas Lange, Aneesh Balakrishnan, Maximilien Glorieux, Dan Alexandrescu, Luca Sterpone:
Machine Learning Clustering Techniques for Selective Mitigation of Critical Design Features. IOLTS 2020: 1-7 - [c104]Josie E. Rodriguez Condia, Marcio Gonçalves, José Rodrigo Azambuja, Matteo Sonza Reorda, Luca Sterpone:
Analyzing the Sensitivity of GPU Pipeline Registers to Single Events Upsets. ISVLSI 2020: 380-385 - [c103]Sarah Azimi, Luca Sterpone:
Digital Design Techniques for Dependable High Performance Computing. ITC 2020: 1-10 - [c102]Marcio Gonçalves, José Rodrigo Azambuja, Josie E. Rodriguez Condia, Matteo Sonza Reorda, Luca Sterpone:
Evaluating Software-based Hardening Techniques for General-Purpose Registers on a GPGPU. LATS 2020: 1-6 - [c101]Sarah Azimi, Corrado De Sio, Weitao Yang, Luca Sterpone:
A New Single Event Transient Hardened Floating Gate Configurable Logic Circuit. NEWCAS 2020: 311-314 - [c100]Josie E. Rodriguez Condia, Pierpaolo Narducci, Matteo Sonza Reorda, Luca Sterpone:
A dynamic reconfiguration mechanism to increase the reliability of GPGPUs. VTS 2020: 1-6 - [i6]Thomas Lange, Maximilien Glorieux, Dan Alexandrescu, Luca Sterpone:
Functional Failure Rate Due to Single-Event Transients in Clock Distribution Networks. CoRR abs/2002.05455 (2020) - [i5]Thomas Lange, Aneesh Balakrishnan, Maximilien Glorieux, Dan Alexandrescu, Luca Sterpone:
Machine Learning to Tackle the Challenges of Transient and Soft Errors in Complex Circuits. CoRR abs/2002.08882 (2020) - [i4]Thomas Lange, Aneesh Balakrishnan, Maximilien Glorieux, Dan Alexandrescu, Luca Sterpone:
On the Estimation of Complex Circuits Functional Failure Rate by Machine Learning Techniques. CoRR abs/2002.09945 (2020) - [i3]Thomas Lange, Aneesh Balakrishnan, Maximilien Glorieux, Dan Alexandrescu, Luca Sterpone:
Machine Learning Clustering Techniques for Selective Mitigation of Critical Design Features. CoRR abs/2008.13664 (2020)
2010 – 2019
- 2019
- [j27]Corrado De Sio, Sarah Azimi, Luca Sterpone, Boyang Du:
Analyzing Radiation-Induced Transient Errors on SRAM-Based FPGAs by Propagation of Broadening Effect. IEEE Access 7: 140182-140189 (2019) - [j26]Sarah Azimi, Boyang Du, Luca Sterpone, David Merodio Codinachs, Raoul Grimoldi, L. Cattaneo:
A new CAD tool for Single Event Transient Analysis and mitigation on Flash-based FPGAs. Integr. 67: 73-81 (2019) - [c99]Ludovica Bozzoli, Luca Sterpone:
ReM: A Reconfigurable Multipotent Cell for New Distributed Reconfigurable Architectures. ARC 2019: 295-304 - [c98]Sergei Odintsov, Ludovica Bozzoli, Corrado De Sio, Luca Sterpone, Artur Jutman:
A new FPGA-based Detection Method for Spurious Variations in PCBA Power Distribution Network. DDECS 2019: 1-6 - [c97]Boyang Du, Sarah Azimi, Corrado De Sio, Ludovica Bozzoli, Luca Sterpone:
On the Reliability of Convolutional Neural Network Implementation on SRAM-based FPGA. DFT 2019: 1-6 - [c96]Thomas Lange, Aneesh Balakrishnan, Maximilien Glorieux, Dan Alexandrescu, Luca Sterpone:
On the Estimation of Complex Circuits Functional Failure Rate by Machine Learning Techniques. DSN (Supplements) 2019: 35-41 - [c95]Thomas Lange, Maximilien Glorieux, Dan Alexandrescu, Luca Sterpone:
Functional Failure Rate Due to Single-Event Transients in Clock Distribution Networks. DTIS 2019: 1-6 - [c94]Corrado De Sio, Sarah Azimi, Luca Sterpone:
On the Evaluation of the PIPB Effect within SRAM-based FPGAs. ETS 2019: 1-2 - [c93]Thomas Lange, Aneesh Balakrishnan, Maximilien Glorieux, Dan Alexandrescu, Luca Sterpone:
Machine Learning to Tackle the Challenges of Transient and Soft Errors in Complex Circuits. IOLTS 2019: 7-14 - [c92]Boyang Du, Josie E. Rodriguez Condia, Matteo Sonza Reorda, Luca Sterpone:
On the evaluation of SEU effects in GPGPUs. LATS 2019: 1-6 - [c91]Luca Sterpone, Ludovica Bozzoli, Corrado De Sio, Boyang Du, Sarah Azimi:
A new Method for the Analysis of Radiation-induced Effects in 3D VLSI Face-to-Back LUTs. SMACD 2019: 205-208 - [i2]Maksim Jenihhin, Said Hamdioui, Matteo Sonza Reorda, Milos Krstic, Peter Langendörfer, Christian Sauer, Anton Klotz, Michael Hübner, Jörg Nolte, Heinrich Theodor Vierhaus, Georgios N. Selimis, Dan Alexandrescu, Mottaqiallah Taouil, Geert Jan Schrijen, Jaan Raik, Luca Sterpone, Giovanni Squillero, Zoya Dyka:
RESCUE: Interdependent Challenges of Reliability, Security and Quality in Nanoelectronic Systems. CoRR abs/1912.01561 (2019) - 2018
- [j25]Sarah Azimi, Luca Sterpone, Boyang Du, Luca Boragno:
On the analysis of radiation-induced Single Event Transients on SRAM-based FPGAs. Microelectron. Reliab. 88-90: 936-940 (2018) - [j24]Dario Cozzi, Sebastian Korf, Luca Cassano, Jens Hagemeyer, Andrea Domenici, Cinzia Bernardeschi, Luca Sterpone, Mario Porrmann:
OLT(RE)2: An On-Line On-Demand Testing Approach for Permanent Radiation Effects in Reconfigurable Systems. IEEE Trans. Emerg. Top. Comput. 6(4): 511-523 (2018) - [c90]Luca Sterpone, Sarah Azimi, Ludovica Bozzoli, Boyang Du, Thomas Lange, Maximilien Glorieux, Dan Alexandrescu, Cesar Boatella Polo, David Merodio Codinachs:
A Novel Error Rate Estimation Approach forUltraScale+ SRAM-based FPGAs. AHS 2018: 120-126 - [c89]Luca Sterpone, Ludovica Bozzoli:
Fast Partial Reconfiguration on SRAM-Based FPGAs: A Frame-Driven Routing Approach. ARC 2018: 319-330 - [c88]Ludovica Bozzoli, Luca Sterpone:
MATS**: An On-Line Testing Approach for Reconfigurable Embedded Memories. DFT 2018: 1-6 - [c87]Sarah Azimi, Boyang Du, Luca Sterpone:
On the mitigation of single event transients on flash-based FPGAs. ETS 2018: 1-2 - [c86]Boyang Du, Josie E. Rodriguez Condia, Matteo Sonza Reorda, Luca Sterpone:
About the functional test of the GPGPU scheduler. IOLTS 2018: 85-90 - [c85]Ludovica Bozzoli, Luca Sterpone:
IbIS: Interface-based Interconnection Structure for Dynamically Reconfigurable FPGAs. ISCAS 2018: 1-5 - [c84]Ludovica Bozzoli, Corrado De Sio, Luca Sterpone, Cinzia Bernardeschi:
PyXEL: An Integrated Environment for the Analysis of Fault Effects in SRAM-Based FPGA Routing. RSP 2018: 70-75 - [c83]Sarah Azimi, Boyang Du, Luca Sterpone, David Merodio Codinachs, L. Cattaneo:
SETA: A CAD Tool for Single Event Transient Analysis and Mitigation on Flash-Based FPGAs. SMACD 2018: 1-52 - 2017
- [j23]Sarah Azimi, Boyang Du, Luca Sterpone:
Evaluation of transient errors in GPGPUs for safety critical applications: An effective simulation-based fault injection environment. J. Syst. Archit. 75: 95-106 (2017) - [j22]Luis Andrés Cardona, Anees Ullah, Luca Sterpone, Carles Ferrer:
A novel tool-flow for zero-overhead cross-domain error resilient partially reconfigurable X-TMR for SRAM-based FPGAs. J. Syst. Archit. 81: 112-120 (2017) - [j21]Anees Ullah, Ernesto Sánchez, Luca Sterpone, Luis Andrés Cardona, Carles Ferrer:
An FPGA-based dynamically reconfigurable platform for emulation of permanent faults in ASICs. Microelectron. Reliab. 75: 110-120 (2017) - [j20]Qiutao Zhang, Sarah Azimi, Germano La Vaccara, Luca Sterpone, Boyang Du:
A new approach for Total Ionizing Dose effect analysis on Flash-based FPGA. Microelectron. Reliab. 76-77: 58-63 (2017) - [j19]Luca Sterpone, Luca Boragno:
A probe-based SEU detection method for SRAM-based FPGAs. Microelectron. Reliab. 76-77: 154-158 (2017) - [j18]Matteo Sonza Reorda, Luca Sterpone, Anees Ullah:
An Error-Detection and Self-Repairing Method for Dynamically and Partially Reconfigurable Systems. IEEE Trans. Computers 66(6): 1022-1033 (2017) - [c82]Ludovica Bozzoli, Luca Sterpone:
Self rerouting of dynamically reconfigurable SRAM-based FPGAs. AHS 2017: 77-84 - [c81]Luca Sterpone, Sarah Azimi, Boyang Du, David Merodio Codinachs, Raoul Grimoldi:
Effective Mitigation of Radiation-induced Single Event Transient on Flash-based FPGAs. ACM Great Lakes Symposium on VLSI 2017: 203-208 - [c80]Boyang Du, Luca Sterpone:
Online monitoring soft errors in reconfigurable FPGA during radiation test. I2MTC 2017: 1-5 - [c79]Luca Sterpone, Luca Boragno:
Analysis of radiation-induced cross domain errors in TMR architectures on SRAM-based FPGAs. IOLTS 2017: 174-179 - [c78]Sarah Azimi, Annarita Moramarco, Luca Sterpone:
Reliability evaluation of heterogeneous systems-on-chip for automotive ECUs. ISIE 2017: 1291-1296 - [c77]Sarah Azimi, Luca Sterpone:
Micro Latch-Up Analysis on Ultra-Nanometer VLSI Technologies: A New Monte Carlo Approach. ISVLSI 2017: 338-343 - [c76]Boyang Du, Luca Sterpone:
Fault tolerant electronic system design. ITC 2017: 1-6 - 2016
- [j17]Cinzia Bernardeschi, Luca Cassano, Andrea Domenici, Luca Sterpone:
UA2TPG: An untestability analyzer and test pattern generator for SEUs in the configuration memory of SRAM-based FPGAs. Integr. 55: 85-97 (2016) - [j16]Sarah Azimi, Boyang Du, Luca Sterpone:
On the prediction of radiation-induced SETs in flash-based FPGAs. Microelectron. Reliab. 64: 230-234 (2016) - [j15]Boyang Du, Matteo Sonza Reorda, Luca Sterpone, Luis Parra, Marta Portela-García, Almudena Lindoso, Luis Entrena:
Online Test of Control Flow Errors: A New Debug Interface-Based Approach. IEEE Trans. Computers 65(6): 1846-1855 (2016) - [c75]Sarah Azimi, Boyang Du, Luca Sterpone:
A New Simulation-Based Fault Injection Approach for the Evaluation of Transient Errors in GPGPUs. ARCS 2016: 388-400 - [c74]Boyang Du, Luca Sterpone, David Merodio Codinachs:
A new EDA flow for the mitigation of SEUs in dynamic reconfigurable FPGAs. ETS 2016: 1-2 - [c73]Luca Sterpone, Gianpiero Cabodi, Sebastiano F. Finocchiaro, Carmelo Loiacono, Francesco Savarese, Boyang Du:
Scalable FPGA graph model to detect routing faults. IOLTS 2016: 155-160 - [c72]Eduardo Chielle, Boyang Du, Fernanda Lima Kastensmidt, Sergio Cuenca-Asensi, Luca Sterpone, Matteo Sonza Reorda:
Hybrid soft error mitigation techniques for COTS processor-based systems. LATS 2016: 99-104 - [c71]Luca Sterpone, Luca Boragno, David Merodio Codinachs:
Analysis of radiation-induced SEUs on dynamic reconfigurable systems. ReCoSoC 2016: 1-6 - [c70]Boyang Du, Luca Sterpone:
An FPGA-based testing platform for the validation of automotive powertrain ECU. VLSI-SoC 2016: 1-7 - 2015
- [j14]Luca Sterpone, Boyang Du, Sarah Azimi:
Radiation-induced single event transients modeling and testing on nanometric flash-based technologies. Microelectron. Reliab. 55(9-10): 2087-2091 (2015) - [c69]Luca Sterpone, Boyang Du:
SET-PAR: Place and Route Tools for the Mitigation of Single Event Transients on Flash-Based FPGAs. ARC 2015: 129-140 - [c68]Boyang Du, Luca Sterpone, Lorenzo Venditti, David Merodio Codinachs:
On the design of highly reliable system-on-chip using dynamically reconfigurable FPGAs. ReCoSoC 2015: 1-6 - 2014
- [j13]Anees Ullah, Luca Sterpone:
Recovery Time and Fault Tolerance Improvement for Circuits mapped on SRAM-based FPGAs. J. Electron. Test. 30(4): 425-442 (2014) - [j12]Davide Sabena, Matteo Sonza Reorda, Luca Sterpone, Paolo Rech, Luigi Carro:
Evaluating the radiation sensitivity of GPGPU caches: New algorithms and experimental results. Microelectron. Reliab. 54(11): 2621-2628 (2014) - [j11]Cinzia Bernardeschi, Luca Cassano, Andrea Domenici, Luca Sterpone:
ASSESS: A Simulator of Soft Errors in the Configuration Memory of SRAM-Based FPGAs. IEEE Trans. Comput. Aided Des. Integr. Circuits Syst. 33(9): 1342-1355 (2014) - [j10]Davide Sabena, Matteo Sonza Reorda, Luca Sterpone:
On the Automatic Generation of Optimized Software-Based Self-Test Programs for VLIW Processors. IEEE Trans. Very Large Scale Integr. Syst. 22(4): 813-823 (2014) - [c67]Dan Alexandrescu, Luca Sterpone, Celia López-Ongil:
Fault injection and fault tolerance methodologies for assessing device robustness and mitigating against ionizing radiation. ETS 2014: 1-6 - [c66]Davide Sabena, Luca Sterpone, Mario Schölzel, Tobias Koal, Heinrich Theodor Vierhaus, S. Wong, Robért Glein, Florian Rittner, C. Stender, Mario Porrmann, Jens Hagemeyer:
Reconfigurable high performance architectures: How much are they ready for safety-critical applications? ETS 2014: 1-8 - [c65]Luca Sterpone, Boyang Du:
Analysis and mitigation of single event effects on flash-based FPGAS. ETS 2014: 1-6 - [c64]Ernesto Sánchez, Luca Sterpone, Anees Ullah:
Effective emulation of permanent faults in ASICs through dynamically reconfigurable FPGAs. FPL 2014: 1-6 - [c63]Boyang Du, Matteo Sonza Reorda, Luca Sterpone, Luis Parra, Marta Portela-García, Almudena Lindoso, Luis Entrena:
A new solution to on-line detection of Control Flow Errors. IOLTS 2014: 105-110 - [c62]Marco Desogus, Luca Sterpone, David Merodio Codinachs:
Validation of a tool for estimating the effects of soft-errors on modern SRAM-based FPGAs. IOLTS 2014: 111-115 - [c61]M. De Carvalho, Davide Sabena, Matteo Sonza Reorda, Luca Sterpone, Paolo Rech, Luigi Carro:
Fault injection in GPGPU cores to validate and debug robust parallel applications. IOLTS 2014: 210-211 - [c60]Davide Sabena, Matteo Sonza Reorda, Luca Sterpone:
Soft error effects analysis and mitigation in VLIW safety-critical applications. VLSI-SoC 2014: 1-6 - 2013
- [j9]Luca Sterpone:
SEL-UP: A CAD tool for the sensitivity analysis of radiation-induced Single Event Latch-Up. Microelectron. Reliab. 53(9-11): 1311-1314 (2013) - [j8]Luca Sterpone, Mario Porrmann, Jens Hagemeyer:
A Novel Fault Tolerant and Runtime Reconfigurable Platform for Satellite Payload Processing. IEEE Trans. Computers 62(8): 1508-1525 (2013) - [c59]Khaled Benkrid, Didier Keymeulen, David Merodio, Michael Newell, Rainer Wansch, Umeshkumar D. Patel, Ahmet T. Erdogan, Niels Hadaschik, Luca Sterpone, Jelle Poupaert, Massimo Violante:
Preface. AHS 2013 - [c58]Luca Sterpone, Anees Ullah:
On the optimal reconfiguration times for TMR circuits on SRAM based FPGAs. AHS 2013: 9-14 - [c57]Luca Sterpone, Davide Sabena, Anees Ullah, Mario Porrmann, Jens Hagemeyer, Jørgen Ilstad:
Dynamic neutron testing of Dynamically Reconfigurable Processing Modules architecture. AHS 2013: 184-188 - [c56]Luca Cassano, Dario Cozzi, Sebastian Korf, Jens Hagemeyer, Mario Porrmann, Luca Sterpone:
On-line testing of permanent radiation effects in reconfigurable systems. DATE 2013: 717-720 - [c55]Matteo Sonza Reorda, Luca Sterpone, Anees Ullah:
An error-detection and self-repairing method for dynamically and partially reconfigurable systems. ETS 2013: 1-7 - [c54]Cinzia Bernardeschi, Luca Cassano, Andrea Domenici, Luca Sterpone:
Unexcitability analysis of SEus affecting the routing structure of SRAM-based FPGAs. ACM Great Lakes Symposium on VLSI 2013: 7-12 - [c53]Marco Desogus, Matteo Sonza Reorda, Luca Sterpone, V. A. Avantaggiati, G. Audisio, Marco Sabatini:
Validation and robustness assessment of an automotive system. IDT 2013: 1-6 - [c52]Davide Sabena, Matteo Sonza Reorda, Luca Sterpone, Paolo Rech, Luigi Carro:
On the evaluation of soft-errors detection techniques for GPGPUs. IDT 2013: 1-6 - [c51]Boyang Du, Matteo Sonza Reorda, Luca Sterpone, Luis Parra, Marta Portela-García, Almudena Lindoso, Luis Entrena:
Exploiting the debug interface to support on-line test of control flow errors. IOLTS 2013: 98-103 - [c50]Davide Sabena, Matteo Sonza Reorda, Luca Sterpone:
On the development of diagnostic test programs for VLIW processors. VLSI-SoC 2013: 84-89 - [c49]Davide Sabena, Matteo Sonza Reorda, Luca Sterpone:
Partition-Based Faults Diagnosis of a VLIW Processor. VLSI-SoC (Selected Papers) 2013: 208-226 - 2012
- [c48]Jens Hagemeyer, Arne Hilgenstein, Dirk Jungewelter, Dario Cozzi, Carmelo Felicetti, Ulrich Rückert, Sebastian Korf, Markus Koester, Fabio Margaglia, Mario Porrmann, Florian Dittmann, Michael Ditze, Julian Harris, Luca Sterpone, Jørgen Ilstad:
A scalable platform for run-time reconfigurable satellite payload processing. AHS 2012: 9-16 - [c47]Davide Sabena, Matteo Sonza Reorda, Luca Sterpone:
A new SBST algorithm for testing the register file of VLIW processors. DATE 2012: 412-417 - [c46]Davide Sabena, Matteo Sonza Reorda, Luca Sterpone:
On the development of Software-Based Self-Test methods for VLIW processors. DFT 2012: 25-30 - [c45]Cinzia Bernardeschi, Luca Cassano, Andrea Domenici, Luca Sterpone:
Accurate simulation of SEUs in the configuration memory of SRAM-based FPGAs. DFT 2012: 115-120 - [c44]Cristiana Bolchini, Antonio Miele, Chiara Sandionigi, Marco Ottavi, Salvatore Pontarelli, Adelio Salsano, Cecilia Metra, Martin Omaña, Daniele Rossi, Matteo Sonza Reorda, Luca Sterpone, Massimo Violante, Simone Gerardin, Marta Bagatin, Alessandro Paccagnella:
High-reliability fault tolerant digital systems in nanometric technologies: Characterization and design methodologies. DFT 2012: 121-125 - [c43]Luca Sterpone, Davide Sabena, Matteo Sonza Reorda:
A New Fault Injection Approach for Testing Network-on-Chips. PDP 2012: 530-535 - [c42]Davide Sabena, Matteo Sonza Reorda, Luca Sterpone:
On the optimized generation of Software-Based Self-Test programs for VLIW processors. VLSI-SoC 2012: 129-134 - [c41]Davide Sabena, Luca Sterpone, Matteo Sonza Reorda:
On the Automatic Generation of Software-Based Self-Test Programs for Functional Test and Diagnosis of VLIW Processors. VLSI-SoC (Selected Papers) 2012: 162-180 - 2011
- [b2]Niccolò Battezzati, Luca Sterpone, Massimo Violante:
Reconfigurable Field Programmable Gate Arrays for Mission-Critical Applications. Springer 2011, ISBN 978-1-4419-7594-2, pp. I-VII, 1-220 - [j7]Hipólito Guzmán-Miranda, Luca Sterpone, Massimo Violante, Miguel A. Aguirre, Manuel Gutiérrez-Rizo:
Coping With the Obsolescence of Safety- or Mission-Critical Embedded Systems Using FPGAs. IEEE Trans. Ind. Electron. 58(3): 814-821 (2011) - [c40]Luca Sterpone, Fabio Margaglia, Markus Köster, Jens Hagemeyer, Mario Porrmann:
Analysis of SEU effects in partially reconfigurable SoPCs. AHS 2011: 129-136 - [c39]Luca Sterpone, Luigi Carro, Debora Matos, Stephan Wong, F. Fakhar:
A new reconfigurable clock-gating technique for low power SRAM-based FPGAs. DATE 2011: 752-757 - [c38]Luca Sterpone, Davide Sabena, Salvatore Campagna, Matteo Sonza Reorda:
Fault injection analysis of transient faults in clustered VLIW processors. DDECS 2011: 207-212 - [c37]Jorge Luis Lagos-Benites, Michelangelo Grosso, Luca Sterpone, Matteo Sonza Reorda, G. Audisio, M. Pipponzi, Marco Sabatini:
A Low-Cost Emulation System for Fast Co-verification and Debug. ETS 2011: 212 - 2010
- [j6]Luca Sterpone:
A New Timing Driven Placement Algorithm for Dependable Circuits on SRAM-based FPGAs. ACM Trans. Reconfigurable Technol. Syst. 4(1): 7:1-7:21 (2010) - [c36]Luca Sterpone, Niccolò Battezzati:
A new placement algorithm for the mitigation of multiple cell upsets in SRAM-based FPGAs. DATE 2010: 1231-1236 - [c35]Luca Sterpone, Niccolò Battezzati:
On the mitigation of SET broadening effects in integrated circuits. DDECS 2010: 36-39 - [c34]Eduardo Luis Rhod, Luca Sterpone, Luigi Carro:
A New Soft-Error Resilient Voltage-Mode Quaternary Latch. DFT 2010: 200-208 - [c33]Cristiana Bolchini, Antonio Miele, Chiara Sandionigi, Niccolò Battezzati, Luca Sterpone, Massimo Violante:
An integrated flow for the design of hardened circuits on SRAM-based FPGAs. ETS 2010: 214-219 - [c32]M. Di Marzio, Michelangelo Grosso, Matteo Sonza Reorda, Luca Sterpone, G. Audisio, Marco Sabatini:
A novel scalable and reconfigurable emulation platform for embedded systems verification. ISCAS 2010: 865-868 - [c31]Niccolò Battezzati, Luca Sterpone, Massimo Violante, Filomena Decuzzi:
A new software tool for static analysis of SET sensitiveness in Flash-based FPGAs. VLSI-SoC 2010: 79-84
2000 – 2009
- 2009
- [b1]Luca Sterpone:
Electronics System Design Techniques for Safety Critical Applications. Lecture Notes in Electrical Engineering 26, Springer 2009, ISBN 978-1-4020-8978-7 [contents] - [j5]Luca Sterpone:
A Novel Dual-Core Architecture for the Analysis of DNA Microarray Images. IEEE Trans. Instrum. Meas. 58(8): 2653-2662 (2009) - [c30]Luca Sterpone:
Timing Driven Placement for Fault Tolerant Circuits Implemented on SRAM-Based FPGAs. ARC 2009: 85-96 - [c29]Francesco Abate, Luca Sterpone, Massimo Violante, Fernanda Lima Kastensmidt:
A study of the Single Event Effects impact on functional mapping within Flash-based FPGAs. DATE 2009: 1226-1229 - [c28]Niccolò Battezzati, Filomena Decuzzi, Luca Sterpone, Massimo Violante:
Soft errors in Flash-based FPGAs: Analysis methodologies and first results. FPL 2009: 723-724 - [c27]Eduardo Luis Rhod, Luca Sterpone, Luigi Carro:
A new RC design for mixed-grain based dynamically reconfigurable architectures. ICECS 2009: 984-987 - 2008
- [j4]Cristiana Bolchini, Antonio Miele, Fabio Rebaudengo, Fabio Salice, Donatella Sciuto, Luca Sterpone, Massimo Violante:
Software and Hardware Techniques for SEU Detection in IP Processors. J. Electron. Test. 24(1-3): 35-44 (2008) - [c26]Luca Sterpone, Niccolò Battezzati:
A Novel Design Flow for the Performance Optimization of Fault Tolerant Circuits on SRAM-based FPGA's. AHS 2008: 157-163 - [c25]Alfredo Benso, Stefano Di Carlo, Gianfranco Politano, Luca Sterpone:
Differential gene expression graphs: A data structure for classification in DNA microarrays. BIBE 2008: 1-6 - [c24]Luca Sterpone, Niccolò Battezzati, Massimo Violante:
A new placement algorithm for the optimization of fault tolerant circuits on reconfigurable devices. WREFT@CF 2008: 347-352 - [c23]Alfredo Benso, Stefano Di Carlo, Gianfranco Politano, Luca Sterpone:
A graph-based representation of Gene Expression profiles in DNA microarrays. CIBCB 2008: 75-82 - [c22]Luca Sterpone, M. A. Aguirre, Jonathan Noel Tombs, Hipólito Guzmán-Miranda:
On the design of tunable fault tolerant circuits on SRAM-based FPGAs for safety critical applications. DATE 2008: 336-341 - [c21]Niccolò Battezzati, Simone Gerardin, Andrea Manuzzato, Alessandro Paccagnella, Sana Rezgui, Luca Sterpone, Massimo Violante:
On the Evaluation of Radiation-Induced Transient Faults in Flash-Based FPGAs. IOLTS 2008: 135-140 - [p1]Luca Sterpone:
FPGA PAL Design Tools. Wiley Encyclopedia of Computer Science and Engineering 2008 - 2007
- [j3]Luca Sterpone, Matteo Sonza Reorda, Massimo Violante, Fernanda Lima Kastensmidt, Luigi Carro:
Evaluating Different Solutions to Design Fault Tolerant Systems with SRAM-based FPGAs. J. Electron. Test. 23(1): 47-54 (2007) - [c20]Oscar Ruano, Pilar Reyes, Juan Antonio Maestro, Luca Sterpone, Pedro Reviriego:
An Experimental Analysis of SEU Sensitiveness on System Knowledge-based Hardening Techniques. DDECS 2007: 261-266 - [c19]Andrea Manuzzato, Paolo Rech, Simone Gerardin, Alessandro Paccagnella, Luca Sterpone, Massimo Violante:
Sensitivity Evaluation of TMR-Hardened Circuits to Multiple SEUs Induced by Alpha Particles in Commercial SRAM-Based FPGAs. DFT 2007: 79-86 - [c18]Salvatore Pontarelli, Luca Sterpone, Gian Carlo Cardarilli, Marco Re, Matteo Sonza Reorda, Adelio Salsano, Massimo Violante:
Optimization of Self Checking FIR filters by means of Fault Injection Analysis. DFT 2007: 96-104 - [c17]Luca Sterpone, Massimo Violante:
Static and Dynamic Analysis of SEU Effects in SRAM-Based FPGAs. ETS 2007: 159-164 - [c16]Luca Sterpone, Massimo Violante:
A new decompression system for the configuration process of SRAM-based FPGAS. ACM Great Lakes Symposium on VLSI 2007: 241-246 - [c15]Luca Sterpone, Massimo Violante:
A new hardware architecture for performing the gridding of DNA microarray images. ACM Great Lakes Symposium on VLSI 2007: 341-346 - [c14]Salvatore Pontarelli, Luca Sterpone, Gian Carlo Cardarilli, Marco Re, Matteo Sonza Reorda, Adelio Salsano, Massimo Violante:
Self Checking Circuit Optimization by means of Fault Injection Analysis: A Case Study on Reed Solomon Decoders. IOLTS 2007: 194-196 - [i1]Fernanda Lima Kastensmidt, Luca Sterpone, Luigi Carro, Matteo Sonza Reorda:
On the Optimal Design of Triple Modular Redundancy Logic for SRAM-based FPGAs. CoRR abs/0710.4688 (2007) - 2006
- [j2]Luca Sterpone, Massimo Violante:
Hardening FPGA-based Systems Against SEUs: A New Design Methodology. J. Comput. 1(1): 22-30 (2006) - [j1]Luca Sterpone, Massimo Violante:
A New Reliability-Oriented Place and Route Algorithm for SRAM-Based FPGAs. IEEE Trans. Computers 55(6): 732-744 (2006) - [c13]Maurizio Martina, Guido Masera, Andrea Molino, Fabrizio Vacca, Luca Sterpone, Massimo Violante:
A new approach to compress the configuration information of programmable devices. DATE Designers' Forum 2006: 48-51 - [c12]Luca Sterpone, Massimo Violante:
ReCoM: A New Reconfigurable Compute Fabric Architecture for Computation-Intensive Applications. DDECS 2006: 54-58 - [c11]Maurizio Rebaudengo, Luca Sterpone, Massimo Violante, Cristiana Bolchini, Antonio Miele, Donatella Sciuto:
Combined software and hardware techniques for the design of reliable IP processors. DFT 2006: 265-273 - [c10]Matteo Sonza Reorda, Luca Sterpone, Massimo Violante, Marta Portela-García, Celia López-Ongil, Luis Entrena:
Fault Injection-based Reliability Evaluation of SoPCs. ETS 2006: 75-82 - [c9]Luca Sterpone:
An experimental analysis of a new mixed grain-based dynamically reconfigurable architecture. ICECS 2006: 152-155 - [c8]Luca Sterpone, Massimo Violante:
Dependability Evaluation of Transient Fault Effects in Reconfigurable Compute Fabric Devices. IOLTS 2006: 189-190 - [c7]Marta Portela-García, Luca Sterpone, Celia López-Ongil, Matteo Sonza Reorda, Massimo Violante:
A Fault Injection Environment for SoPC's Embedded Microprocessors. LATW 2006: 68-73 - 2005
- [c6]Fernanda Lima Kastensmidt, Luca Sterpone, Luigi Carro, Matteo Sonza Reorda:
On the Optimal Design of Triple Modular Redundancy Logic for SRAM-based FPGAs. DATE 2005: 1290-1295 - [c5]Luca Sterpone, Massimo Violante:
A design flow for protecting FPGA-based systems against single event upsets. DFT 2005: 436-444 - [c4]Matteo Sonza Reorda, Luca Sterpone, Massimo Violante:
Multiple errors produced by single upsets in FPGA configuration memory: a possible solution. ETS 2005: 136-141 - [c3]Ernesto Sánchez, Massimiliano Schillaci, Matteo Sonza Reorda, Giovanni Squillero, Luca Sterpone, Massimo Violante:
New evolutionary techniques for test-program generation for complex microprocessor cores. GECCO 2005: 2193-2194 - [c2]Matteo Sonza Reorda, Luca Sterpone, Massimo Violante:
Efficient Estimation of SEU Effects in SRAM-Based FPGAs. IOLTS 2005: 54-59 - 2004
- [c1]Paolo Bernardi, Matteo Sonza Reorda, Luca Sterpone, Massimo Violante:
On the Evaluation of SEU Sensitiveness in SRAM-Based FPGAs. IOLTS 2004: 115-120
Coauthor Index
aka: David Merodio
manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.
Unpaywalled article links
Add open access links from to the list of external document links (if available).
Privacy notice: By enabling the option above, your browser will contact the API of unpaywall.org to load hyperlinks to open access articles. Although we do not have any reason to believe that your call will be tracked, we do not have any control over how the remote server uses your data. So please proceed with care and consider checking the Unpaywall privacy policy.
Archived links via Wayback Machine
For web page which are no longer available, try to retrieve content from the of the Internet Archive (if available).
Privacy notice: By enabling the option above, your browser will contact the API of archive.org to check for archived content of web pages that are no longer available. Although we do not have any reason to believe that your call will be tracked, we do not have any control over how the remote server uses your data. So please proceed with care and consider checking the Internet Archive privacy policy.
Reference lists
Add a list of references from , , and to record detail pages.
load references from crossref.org and opencitations.net
Privacy notice: By enabling the option above, your browser will contact the APIs of crossref.org, opencitations.net, and semanticscholar.org to load article reference information. Although we do not have any reason to believe that your call will be tracked, we do not have any control over how the remote server uses your data. So please proceed with care and consider checking the Crossref privacy policy and the OpenCitations privacy policy, as well as the AI2 Privacy Policy covering Semantic Scholar.
Citation data
Add a list of citing articles from and to record detail pages.
load citations from opencitations.net
Privacy notice: By enabling the option above, your browser will contact the API of opencitations.net and semanticscholar.org to load citation information. Although we do not have any reason to believe that your call will be tracked, we do not have any control over how the remote server uses your data. So please proceed with care and consider checking the OpenCitations privacy policy as well as the AI2 Privacy Policy covering Semantic Scholar.
OpenAlex data
Load additional information about publications from .
Privacy notice: By enabling the option above, your browser will contact the API of openalex.org to load additional information. Although we do not have any reason to believe that your call will be tracked, we do not have any control over how the remote server uses your data. So please proceed with care and consider checking the information given by OpenAlex.
last updated on 2025-01-21 00:01 CET by the dblp team
all metadata released as open data under CC0 1.0 license
see also: Terms of Use | Privacy Policy | Imprint