default search action
ACM Transactions on Design Automation of Electronic Systems (TODAES), Volume 9
Volume 9, Number 1, January 2004
- Annette Bunker, Ganesh Gopalakrishnan, Sally A. McKee:
Formal hardware specification languages for protocol compliance verification. 1-32 - Hao Li, Srinivas Katkoori, Wai-Kei Mak:
Power minimization algorithms for LUT-based FPGA technology mapping. 33-51 - Jeonghun Cho, Yunheung Paek, David B. Whalley:
Fast memory bank assignment for fixed-point digital signal processors. 52-74 - Sandip Das, Susmita Sur-Kolay, Bhargab B. Bhattacharya:
Manhattan-diagonal routing in channels and switchboxes. 75-104 - Lieh-Ming Wu, Kuochen Wang, Chuang-Yi Chiu:
A BNF-based automatic test program generator for compatible microprocessor verification. 105-132
Volume 9, Number 2, April 2004
- Per Gunnar Kjeldsberg, Francky Catthoor, Einar J. Aas:
Storage requirement estimation for optimized design of data intensive applications. 133-158 - Sagar S. Sabade, D. M. H. Walker:
IDDX-based test methods: A survey. 159-198 - Yuchun Ma, Xianlong Hong, Sheqin Dong, Yici Cai, Chung-Kuan Cheng, Jun Gu:
Stairway compaction using corner block list and its applications with rectilinear blocks. 199-211 - Praveen K. Murthy, Shuvra S. Bhattacharyya:
Buffer merging - a powerful technique for reducing memory requirements of synchronous dataflow specifications. 212-237 - Alex Doboli, Nagu R. Dhanwada, Adrián Núñez-Aldana, Ranga Vemuri:
A two-layer library-based approach to synthesis of analog systems from VHDL-AMS specifications. 238-271
Volume 9, Number 3, July 2004
- Vijay Sundararajan, Sachin S. Sapatnekar, Keshab K. Parhi:
A new approach for integration of min-area retiming and min-delay padding for simultaneously addressing short-path and long-path constraints. 273-289 - Kevin M. Lepak, Min Xu, Jun Chen, Lei He:
Simultaneous shield insertion and net ordering for capacitive and inductive coupling minimization. 290-309 - Juan de Vicente, Juan Lanchares, Román Hermida:
Annealing placement by thermodynamic combinatorial optimization. 310-332 - Andreas Dandalis, Viktor K. Prasanna:
An adaptive cryptographic engine for internet protocol security architectures. 333-353 - Jun Yang, Rajiv Gupta, Chuanjun Zhang:
Frequent value encoding for low power data buses. 354-384
Volume 9, Number 4, October 2004
- Ali Dasdan:
Experimental analysis of the fastest optimum cycle ratio and mean algorithms. 385-418 - Arijit Ghosh, Tony Givargis:
Cache optimization for embedded processor cores: An analytical approach. 419-440 - Sumit Gupta, Rajesh K. Gupta, Nikil D. Dutt, Alexandru Nicolau:
Coordinated parallelizing compiler optimizations and high-level synthesis. 441-470 - Érika F. Cota, Luigi Carro, Marcelo Lubaszewski:
Reusing an on-chip network for the test of core-based systems. 471-499 - C. V. Krishna, Abhijit Jas, Nur A. Touba:
Achieving high encoding efficiency with partial dynamic LFSR reseeding. 500-516 - William N. N. Hung, Xiaoyu Song, El Mostapha Aboulhamid, Andrew A. Kennings, Alan J. Coppola:
Segmented channel routability via satisfiability. 517-528
manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.