# GA-based Optimization of Sigma-delta Modulators for Wireless Transceivers

Babita R. Jose, P. Mythili and J. Mathew, Member, IAENG \*

Abstract—Over-sampling sigma-delta analog-todigital converters (ADCs) are one of the key building blocks of state of the art wireless transceivers. In sigma-delta modulator design, the scaling coefficients determine the peak signal-to-noise ratio. Therefore, selecting the optimum value of the coefficient is very important. To this end, this paper addresses the design of a fourth-order multi-bit sigma-delta modulator suitable for Wireless Local Area Networks (WLAN) receivers with feed forward path and the optimum coefficients were selected using genetic algorithm (GA)based search method. In particular, the proposed converter makes use of low-distortion swing suppression SDM architecture which is highly suitable for low oversampling ratios to attain high linearity over a wide bandwidth. A second-order traditional topology has been chosen as the second design example to validate our proposed method. The aim of this paper is the identification of the best coefficients suitable for the proposed topology in order to achieve the desired signal-to-noise ratio. GA-based search engine is a stochastic search method which can find the optimum solution within the given constraints.

Keywords: Genetic Algorithm, Sigma Delta, Wireless LAN, Analog to Digital Converter

## 1 Introduction

Genetic algorithms (GAs) have been successfully applied to a wide range of optimization problems including design, scheduling, routing, and signal processing. In sigma-delta ( $\Sigma\Delta$ ) modulator design, GA can be effectively used to optimize the scaling coefficients in order to achieve the desired signal-to-noise ratio [1][2].  $\Sigma\Delta$ modulators were traditionally used for audio applications where the over-sampling ratio is high and a high resolution can be achieved with a realizable clock frequency. Recently  $\Sigma\Delta$  modulators are exploited for wideband applications like WLAN, thus preventing the excess increase in the OSR and resorting to higher order modulators. Higher order modulators with low OSR requires the optimization of system parameters in order to achieve the required dynamic range. The requirements that the ADC has to fulfill are set by both the standard characteristics and the receiver architecture. This work focuses on a zero-IF WLAN 802.11b receiver, presented in Fig. 1 [3].

The zero-IF architecture shows excellent multi-standard capabilities, making our system easy to upgrade to multimode operation. The radio specifications of WLAN 802.11b [4] are summarized in Table 1. This together with the link budget, sets the minimum requirements for the ADC. Our architecture choice leads to a minimum dynamic range of 50dB for the ADC for a 10 MHz bandwidth.

This paper presents the design and optimization of a highly linear sigma-delta modulator for wireless applications. The proposed architecture employs a multi-bit 2-2 modified cascaded sigma-delta modulator suitable for WLAN receivers. The rest of the paper is organized as follows: Section 2 presents the modified cascaded sigmadelta modulator architecture and discusses the design issues in arriving at the topology. Section 3 describes the genetic optimization algorithm used to find the optimal values for the proposed modulator. The simulation results for the two design examples are presented in Section 4. Finally, Section 5 concludes the paper.

| Frequency Band       | 2.412-2.484 GHz    |  |  |  |
|----------------------|--------------------|--|--|--|
| Channel Spacing      | $25 \mathrm{~MHz}$ |  |  |  |
| Channel Bandwidth    | 20 MHz             |  |  |  |
| Sensitivity          | -76 dBm            |  |  |  |
| Maximum Input Signal | -10 dBm            |  |  |  |
| Input Noise          | -104 dBm           |  |  |  |
| Required SNR         | 14 dB              |  |  |  |

Table 1: Radio Specifications for WLAN 802.11b

## 2 Modulator Architecture

This Section explores tradeoffs among the wide variety of  $\Sigma\Delta$  modulator architectures that can be used to implement a  $\Sigma\Delta$  A/D converter suitable for low power and

<sup>\*</sup>Manuscript received December 28, 2007 and revised on May 2, 2008. Babita R. Jose is with Cochin University of Science and Technology, CUSAT, Kerala, India 682022; Email: babitajose@cusat.ac.in. P. Mythili is with Cochin University of Science and Technology, CUSAT, Kerala, India , Email: mythili@cusat.ac.in. Jimson Mathew is with Department of Computer Science, University of Bristol, UK, Email: jimson@cs.bris.ac.uk.

high integration WLAN standard receiver. The search for an optimal wideband  $\Sigma\Delta$  topology has been performed by varying the order L, the oversampling ratio M and the number of bits B in the quantizer.

The target specifications for the  $\Sigma\Delta$  modulator were defined to be 50dB DR over 10MHz bandwidth at minimum power dissipation. For signals of very wide bandwidth, such as in WLAN receiver, oversampling ratio cannot be very high (4 or 5) because the achievable clock frequency is constrained by the process technology. Therefore the only solution is by increasing the order L and quantizer bits B in order to achieve the required resolution. The dynamic range DR [5] of a  $\Sigma\Delta$  modulator is given by

$$DR = \left(\frac{2}{3}\right) \left(\frac{2L+1}{\pi^{2L}}\right) M^{(2L+1)} \left(2^B - 1\right)^2 \tag{1}$$



Figure 1: Zero-IF Receiver Architecture.

For low-data rate applications, such as GSM receiver, where bandwidth is relatively smaller, over-sampling ratio (M) can be made higher, which will increase the circuit complexity and power consumption. For higher order or multi-bit modulators the complexity becomes higher, and for higher sampling frequency the requirements of analog building blocks becomes more demanding. Alternatively, the increased quantizer resolution enables us to use a lower over-sampling ratio or a lower noise-shaping order for a given dynamic range bandwidth target. Unfortunately, the higher quantizer resolution will lead to a large area of internal flash ADC and switched-capacitor DAC and increased power consumption. An OSR of 8 has been chosen as a compromise between the technologically feasibility sampling frequency and bandwidth requirements. Once the OSR was established, a 2-2 modified cascaded modulator architecture has been adopted which can provide comparable dynamic ranges. The next key issue in the design of a low-power  $\Sigma\Delta$  modulator is the quantizer resolution. Thus B plays an important role in the power-performance design of the modified cascaded sigma-delta modulator. A multi-bit quantizer with multibit feedback digital-to-analog converter (DAC) has to be

used to attain the WLAN specifications. The main drawback of multi-bit  $\Sigma\Delta$  modulator is the high linearity that is required of the feedback DAC. Thus the overall sigmadelta converter linearity and resolution are limited by the precision of the multi-bit DAC. Reducing the quantizers resolution to 1 bit may eliminate the dependence on feedback DAC linearity. One way to achieve further reduction of quantization noise is to use a multi-bit quantizer only in the final stage to eliminate the necessity of DEM techniques to improve the linearity of multi-bit DAC. Therefore we have adopted a single bit quantizer in the first stage and 4-bit quantizer in the second stage.



Figure 2: Modified cascaded sigma-delta modulator for WLAN

Fig. 2 shows the block diagram of the proposed modified cascaded sigma-delta modulator. The  $4^{th}$  order modified cascaded  $\Sigma\Delta$  modulator architecture employs two key design approaches. One is the  $2^{nd}$  order sigma-delta modulator with feedforward signal path [6] [7], which has a high linearity even at low OSR. The other is the structural approach, which combines the merits of modified cascaded topology and multibit quantization in the last stage to make all quantization noise sources negligible at low oversampling (OSR). The scaling coefficients have been used to achieve the peak signal-to-noise and distortion ratio (SNDR), to control the input of the second stage and to utilize the full dynamic range of the next stage. By combining these techniques the performance improvements of the  $\Sigma\Delta$  modulator are significant. The output of the first stage of the modulator is given by

$$Y_1(z) = X(z) + \frac{(1-z^{-1})^2}{(1+g_1g_4-2)z^{-1} + (1+g_1g_2g_4-g_1g_4)z^{-2}}Q_1(z)$$
(2)

Engineering Letter, 16:4, EL\_16\_4\_02

Table 2: Comparison of gain coefficients with and without GA

| 011     |                             |        |        |
|---------|-----------------------------|--------|--------|
|         | Coefficients                | Peak   | Peak   |
|         |                             | SNR    | SNDR   |
| Without | $g_1 = 0.5,  g_2 = 0.5$     | 64  dB | 59  dB |
| GA      | $g_3 = 4, g_4 = 4$          |        |        |
| With    | $g_1 = 0.325, g_2 = 0.7646$ | 69  dB | 64  dB |
| GA      | $g_3 = 4.023, g_4 = 6.1538$ |        |        |

$$I_1(z) = \frac{g_1 z^{-1} (1 - z^{-1})}{1 + (g_1 g_4 - 2) z^{-1} + (1 + g_1 g_2 g_3 - g_1 g_4) z^{-2}} Q_1(z)$$
(3)

$$I_2(z) = \frac{g_1 g_2 z^{-2}}{1 + (g_1 g_4 - 2) z^{-1} + (1 + g_1 g_2 g_3 - g_1 g_4) z^{-2}} Q_1(z)$$
(4)



Figure 3: Flow chart of binary GA

From equations 3 and 4, it is observed that the integrators process only the quantization noise. Therefore, the integrator output swings of the proposed architecture are reduced compared with the traditional one and then the operational amplifier requirements are greatly relaxed. Since the output of the second integrator  $(I_2)$  contains only quantization noise, this output has been used as input for the second stage. Therefore, the output of the second stage is given by

$$Y_2(z) = \frac{g_1 g_2 z^{-2}}{1 + (g_1 g_4 - 2) z^{-1} + (1 + g_1 g_2 g_3 - g_1 g_4) z^{-2}} Q_1(z) + T(z)$$
(5)

where

$$T(z) = \frac{(1-z^{-1})^2}{1+(w_1w_4-2)z^{-1}+(1+w_1w_2w_3-w_1w_4)z^{-2}}Q_2(z)$$
(6)

and  $Q_1(z)$  and  $Q_2(z)$  are the quantization errors of the first and second stages respectively and  $g_1$ ,  $g_2$ ,  $g_3$ ,  $g_4$ ,  $w_1$ ,  $w_2$ ,  $w_3$ ,  $w_4$  are the analog coefficients. The final modulator output after the cancellation logic is given by eqn 7

$$Y(z) = z^{-2}X(z) + T_1(z)$$
(7)

where

$$T_1(z) = \frac{1}{g_1 g_2} \frac{(1-z^{-1})^4}{1+(w_1 w_4 - 2)z^{-1} + (1+w_1 w_2 w_3 - w_1 w_4)z^{-2}} Q_2(z)$$
(8)

and the digital coefficient is  $g_5 = 1/g_1g_2$  and the digital transfer functions are  $H_1(z) = z - 2$  and  $H_2(z) = g_5(1 - z - 1)^2$ . The coefficients selected randomly for generating the maximum peak signal to noise and distortion ratio (SNDR) were:  $g_1 = g_2 = w_1 = w_2 = 0.5, g_3 = g_4 = w_3 = w_4 = 4$ .

## **3** GA-Based Coefficient Optimization

#### 3.1 Genetic Algorithm

GAs are search and optimization algorithms based on the mechanics of natural selection and natural genetics [8]. They make use of structured but randomized information exchange and concept of the survival of the fittest. The algorithm starts with an initial population which consists of a collection of chromosomes i.e. possible solutions coded in the form of strings. The chromosome



Figure 4: Single-point crossover process

which produces the minimum error function value represents the best solution. The chromosomes which represent the better solutions are selected using roulette wheel selection technique. Genetic operators like crossover, mutation, elitism etc. are applied over the selected chromosomes. As a result a new set of chromosome is produced. This process is repeated until a fit solution appears. In essence, a population of chromosomes is always available to get the desired result. Occasionally a new part is added to a chromosome to make it more robust. Genetic algorithms exploit past to extrapolate new search points to provide improved performance.

A robust method like GA works well across a wide range of problems and also is more efficient. The traditional derivatives based approach, enumerative schemes and simple random walks are not that good for all classes of problems. On the other hand, heuristics approaches, such as genetic algorithms (GAs), differ from the traditional ones in that there exists a high probability that the global optimal solution will be reached. Fig. 3 shows the flowchart of the binary GA.

#### **3.2** Using GA in $\Sigma\Delta$ ADC Design

In the design of  $\Sigma\Delta$  ADCs, we need to optimize a large set of parameters including the overall structures and the performance of the building blocks to achieve the required signal-to-noise ratio. Therefore, behavioral simulations were carried out using a set of Simulink models [9],[10] in MATLAB Simulink environment in order to verify the performance for a WLAN system, to investigate the circuit non-idealities effect, to optimize the system parameters and to establish the specifications for the analog cells. The most important parameter to be optimized in a sigma-delta modulator are the gain coefficients in order to achieve the desired signal-to-noise ratio. GA is one of the best optimization technique which finds a global optimum solution without taking much of the computational power.

The steps involved in the process of optimization using GA is shown in Fig. 3. There are two general schemes for coding the solutions: (i) binary coding (ii) decimal coding. In our work, binary coding has been used where 0s and 1s are used to form a chromosome of length 1 depending on the precision needed. After defining the chromosome, an initial population is obtained by randomly producing N number of chromosomal solutions called the first generation.

The next step, called pairing, consists of selecting the chromosomes that will pair together to reproduce the offsprings. This is done by using roulette wheel selection technique. These pairs will be used for reproduction. Reproduction ensures that chromosomes with higher fitness will have a higher probability of reproduction than chromosomes with lower fitness. Reproduction is the application of crossover, mutation and elitism operators over the selected chromosomes. In this work single point crossover has been used as shown in Fig. 4.

Mutation rate (MR) is set to a very low value. A high MR introduces high diversity but might cause instability. However, a very low MR makes it difficult for the GA to find a global optimal solution. In addition to crossover and mutation the best chromosome present in a particular generation is passed on to the next generation so that it will not be lost until the next best arrives. In this way the stability of the GA is improved. A fitness function or objective function has to be obtained to evaluate the performance of the chromosomes and compare their performance. In the design of sigma-delta modulator we need to optimize the coefficients for a maximum signal-to-noise ratio (SNR). Hence the fitness function is formulated as



Figure 5: Convergence of coefficient  $g_1$  with number of generations

$$fitness = (1/Error) \tag{9}$$

where

$$Error = DesiredSNR - ObtainedSNR$$
(10)

After evaluating the fitness function, fitness values will be assigned to each chromosome. If the best fit chromosome has arrived, the GA can be stopped and the coefficient values can be decoded. Otherwise the chromosomes are sent back to the selection module and the whole procedure is repeated again until the best arrives or the maximum number of generation set is reached.

It is to be noted that the number of chromosomes should not be very small or very high. Too small a population size will lead to very fast convergence of GA and thus one may not obtain an optimum solution. Too high a population size will take a lot of computation time for the GA to converge which needs sufficient computing power.

## 4 Simulation Results

### 4.1 Case A

A fourth-order sigma-delta feed forward topology has been chosen as the first design example in which simulations were performed for both using ideal and real integrator blocks. Real integrator block takes into account the main circuit non-idealities like opamp finite dc gain, slew rate, gain-bandwidth product and amplifier saturation voltage. In this work a population of 20 binary chromosomes for a precision of 3 decimal places has been run for 20 generations to get the optimum value of the coefficients. Crossover rate and mutation rate were chosen as 0.7 and 0.8/1 respectively where 1 is the length of the chromosome. At the end of the  $20^{th}$  generation, the optimum values of the coefficients were obtained as  $g_1 = 0.325, g_2 = 0.7646, g_3 = 4.023, g_4 = 6.1538$ . Fig. 5 shows the convergence plot for the first coefficient  $g_1$ which is the most critical one. After 20 generations, the optimum value for  $q_1$  was found to be 0.325 for which the peak SNDR was 64 dB. Table 2 shows that there is almost a 6dB increase or 1-bit resolution in both SNR and SNDR after using GA-based optimization technique.



Figure 6: Modulator output spectrum for WLAN

Simulations were performed using an OSR of 8 for a bandwidth of 10 MHz. Fig. 6 shows the modulator output spectrum for a 0.5V/2.5MHz input signal. As shown in Fig. 7, the peak SNDR achieved was found to be 64 dB with a finite dc gain of 60 dB, slew rate of at least  $300V/\mu s$  and a gain-bandwith product of 350 MHz.



Figure 7: SNDR versus input signal amplitude with and without GA

Fig. 7 presents the simulated SNDR versus input signal amplitude for WLAN. Simulation results show a peak SNDR of 59 dB @ -6dBFS without using GA and 64 dB @ -4dBFS after optimizing the coefficients using GA in the WLAN mode.

#### 4.2 Case B

A traditional second-order sigma-delta topology has been chosen as the second design example which is shown in Fig 8. In the design of the modulator, integrator signal swings should be limited within the linear region, in order to maximize the dynamic range. In order to reduce the signal swings, integrator gains otherwise called scaling coefficients are employed for each of the integrator inputs. In a switched-capacitor circuit implementation these gains are easily realized by appropriately sizing the input sampling capacitors. According to the unity gain approximation, the equivalent quantizer gain G in the topology of Fig. 8 is given by

$$G = (1/b_1 a_2) \tag{11}$$

The integrator gains in the modulator should satisfy the following constraint:

$$(b_2/b_1a_2) = 2 \tag{12}$$

In this example, we apply our method to design a traditional  $2^{nd}$  order sigma-delta modulator. The bandwidth was selected to be 200 KHz with an over sampling ratio of 64. The simulation was performed using  $MATLAB^{TM}$ Simulink environment which achieves a peak SNR of 76 dB with 1-bit quantization. With traditional topology,  $G = 2/a_2$  and it is stable when the input amplitude is



Figure 8: A traditional second-order sigma-delta topology

less than 0.5. First we focus on searching for solutions with large peak SNR and good stability (i.e., stable input range is about (0, 0.5). In addition, we want to avoid designs with overly large spread of coefficients. With these goals in mind we set  $a_1 = 0.5$  and  $b_1 = 0.5$ . In the first run of the GA, a satisfactory solution with a peak SNR of 72.9 dB was obtained in 10 generations, which is called solution A as shown in Table 3. This corresponds to  $a_2 = 0.68957$ . The convergence curve for  $a_2$  is shown in Fig. 9. It can be seen that  $a^2$  converged in the  $6^{th}$ generation and remains the same afterwards. In the second run of the GA based search algorithm another good solution B was found within 10 generations. In comparison to solution A, solution B has slightly higher SNR of 74.1 dB with a quantizer gain G = 1.6339. Its stable input range is (0, 0.7). The search algorithm was run repeatedly many times and the results of some of the runs are shown in Table 3. It can be seen from Table 3 that each time the algorithm is run the solution converges to either a different or same maxima. Solution C was the best solution having a peak SNR of 76 dB with a stable input range of (0, 0.5) with G = 1.7946, and coefficient  $a_2 = 1.1144$  which is very close to the theoretical dynamic range [1] of 79 dB.

Then, we challenge ourselves to search for solutions by varying the coefficients  $(a_1, b_1)$  such that  $a_1 = b_1$  within the range (0.6, 1). It was found that the modulator became more and more unstable as the scaling factors are moved closer to unity. Therefore, we searched for solutions by limiting the coefficients within the stable range of (0.1, 0.5). This example demonstrate that our proposed GA based search engine can explore a much broader design space and find good solutions with different characteristics in terms of peak SNR, stable input range and spread of coefficients. This enables designers to make tradeoffs between different objectives and/or constraints, and to accommodate different design requirements. The plot in Fig. 9 shows the convergence of  $a_2$  with the number of generations for 3 runs of GA (Solutions A, B & C as shown in Table 3). It can be seen that in most of the cases, optimum solution arrived within 10 generations. All the solutions provided peak SNR values closer to the theoretical dynamic range and the solution C was found



Figure 9: Convergence of  $a_2$  with the number of generations



Figure 10: SNR vs. input amplitude for a second-order traditional topology

#### to be the closest.

Fig. 10 shows SNR vs. input signal amplitude for the first 3 runs of GA in Table 3. It shows that a peak SNR of 76 dB is achieved for a coefficient  $a_2 = b_2 = 1.1144$ . We have provided two design examples and numerical results to demonstrate the effectiveness of our proposed method. The choice of the scaling coefficients  $g_1$  and  $a_2$  affects the shape of the search space and the solution the search algorithm will lead us to. Proper selection of the scaling coefficients is required to limit the integrator signal swings and to maximize the dynamic range.

| Table 9. Second example. Coefficients |            |            |                 |      |  |  |
|---------------------------------------|------------|------------|-----------------|------|--|--|
| Solutions                             | $a_1(b_1)$ | $a_2(b_2)$ | $\frac{2}{a_2}$ | SNR  |  |  |
|                                       |            |            |                 | dB   |  |  |
| А                                     | 0.5        | 0.68957    | 2.9003          | 72.9 |  |  |
| В                                     | 0.5        | 1.22404    | 1.6339          | 74.1 |  |  |
| С                                     | 0.5        | 1.1144     | 1.7946          | 76.3 |  |  |
| D                                     | 0.5        | 1.21452    | 1.6467          | 74.1 |  |  |
| E                                     | 0.5        | 1.11835    | 1.7883          | 76.2 |  |  |

 Table 3: Second example: Coefficients

## 5 Conclusions

A GA-based search engine is developed for the quick and easy design of sigma-delta modulators. The genetic algorithm based search engine can effectively search for solutions with different characteristics and enables tradeoffs between different design considerations. It has been successfully used to improve the performance of a 2-2 cascaded feed forward sigma-delta ADC which is proposed for WLAN applications. The coefficients were optimized using GA which results in extended dynamic range. It has also been applied to a traditional second order feedback topology to find peak SNR values with good stability. Design examples and numerical results demonstrate the effectiveness of our proposed method.

### References

- Al-alaoui, M. A., Ferzli, R. "An Enhanced first-Order Sigma-Delta Modulator With a Controllable Signal-to-Noise Ratio," *IEEE Trans. Circuits Syst. I*, V53, N3, pp. 634-643, 3/06.
- [2] Wang, Y., Muhammad, K., Roy, K "Design of Sigma-Delta Modulators With Arbitrary Transfer Function," *IEEE Trans. on Signal Processing*, V55, N2, pp. 677-683, 2/07.
- [3] "Wireless LAN Medium Access Control (MAC) and Physical Layer (PHY) specifications: Higher-Speed Physical Layer Extension in the 2.4GHz Band," *IEEE Std 802.11b, Part 11*, 09/99.

- [4] Li, X., Ismail, M., Multi-standard CMOS Wireless Receivers: Analysis and Design, Kluwer Academic Publisher, 2002.
- [5] Norsworthy, S. R., Schreier, R., Temes, G. C. Delta-Sigma Data Converters, Theory, Design, and Simulation, Piscataway, NJ: IEEE Press, 1997.
- [6] Silva, J., Moon, U., Steensgaard, J., Temes,G. C. "Wideband low- distortion delta-sigma ADC topology," *Electronics Letters*, V37, N12, pp. 737-738, 6/01.
- [7] Jen-Shiun, C., Pao-Chu C., "Dual mode Sigma-Delta Modulator for Wideband Receiver Applications," *IEEE Int Symposium on Circuits and Sys*tems, ISCAS '03, pp. 997-1000, 5/03.
- [8] Goldberg, D. E., Genetic Algorithms on Search, Optimization, and Machine Learning, Addison-Wesley, 1989.
- [9] Brigati, S., Francesconi, F., Malcovati, P., Tonietto, D., Baschirotto, A., and Maloberti, F., "Modeling sigma-delta modulator non-idealities in SIMULINK," *IEEE Int Symposium on Circuits and Systems, ISCAS '99*, pp. 384-387, 5/99.
- [10] Malcovati P., Simona, B., Francesconi, F, Maloberti, F., Cusinato, P., Baschirotto, A., "Behavioral modeling of switched-capacitor sigma- delta modulators," *IEEE Trans. Circuits Syst. II*, V50, N3, pp. 352-364, 3/03.